数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

AD9444BSVZ-80 数据表(PDF) 10 Page - Analog Devices

部件名 AD9444BSVZ-80
功能描述  14-Bit, 80 MSPS, A/D Converter
Download  41 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  AD [Analog Devices]
网页  http://www.analog.com
标志 AD - Analog Devices

AD9444BSVZ-80 数据表(HTML) 10 Page - Analog Devices

Back Button AD9444BSVZ-80 Datasheet HTML 6Page - Analog Devices AD9444BSVZ-80 Datasheet HTML 7Page - Analog Devices AD9444BSVZ-80 Datasheet HTML 8Page - Analog Devices AD9444BSVZ-80 Datasheet HTML 9Page - Analog Devices AD9444BSVZ-80 Datasheet HTML 10Page - Analog Devices AD9444BSVZ-80 Datasheet HTML 11Page - Analog Devices AD9444BSVZ-80 Datasheet HTML 12Page - Analog Devices AD9444BSVZ-80 Datasheet HTML 13Page - Analog Devices AD9444BSVZ-80 Datasheet HTML 14Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 41 page
background image
AD9444
Rev. 0 | Page 9 of 40
DEFINITIONS OF SPECIFICATIONS
Analog Bandwidth (Full Power Bandwidth)
The analog input frequency at which the spectral power of the
fundamental frequency (as determined by the FFT analysis) is
reduced by 3 dB.
Aperture Delay (tA)
The delay between the 50% point of the rising edge of the clock
and the instant at which the analog input is sampled.
Aperture Uncertainty (Jitter, tJ)
The sample-to-sample variation in aperture delay.
Clock Pulse Width and Duty Cycle
Pulse width high is the minimum amount of time that the
clock pulse should be left in the Logic 1 state to achieve rated
performance. Pulse width low is the minimum time the clock
pulse should be left in the low state. At a given clock rate, these
specifications define an acceptable clock duty cycle.
Differential Nonlinearity (DNL, No Missing Codes)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. Guaranteed no
missing codes to 14-bit resolution indicates that all 16384 codes
must be present over all operating ranges.
Effective Number of Bits (ENOB)
The effective number of bits for a sine wave input at a given
input frequency can be calculated directly from its measured
SINAD using the following formula
()
6.02
1.76
=
SINAD
ENOB
Gain Error
The first code transition should occur at an analog value ½ LSB
above negative full scale. The last transition should occur at an
analog value 1 ½ LSB below the positive full scale. Gain error is
the deviation of the actual difference between first and last code
transitions and the ideal difference between first and last code
transitions.
Integral Nonlinearity (INL
)
The deviation of each individual code from a line drawn from
negative full scale through positive full scale. The point used as
negative full scale occurs ½ LSB before the first code transition.
Positive full scale is defined as a level 1 ½ LSBs beyond the last
code transition. The deviation is measured from the middle of
each particular code to the true straight line.
Maximum Conversion Rate
The clock rate at which parametric testing is performed.
Minimum Conversion Rate
The clock rate at which the SNR of the lowest analog signal
frequency drops by no more than 3 dB below the guaranteed
limit.
Offset Error
The major carry transition should occur for an analog value
½ LSB below VIN+ = VIN−. Offset error is defined as the
deviation of the actual transition from that point.
Out-of-Range Recovery Time
The time it takes for the ADC to reacquire the analog input
after a transition from 10% above positive full scale to 10%
above negative full scale, or from 10% below negative full scale
to 10% below positive full scale.
Output Propagation Delay (tPD)
The delay between the clock rising edge and the time when all
bits are within valid logic levels.
Power-Supply Rejection Ratio
The change in full scale from the value with the supply at the
minimum limit to the value with the supply at its maximum limit.
Signal-to-Noise and Distortion (SINAD)
The ratio of the rms input signal amplitude to the rms value of
the sum of all other spectral components below the Nyquist
frequency, including harmonics but excluding dc.
Signal-to-Noise Ratio (SNR)
The ratio of the rms input signal amplitude to the rms value of
the sum of all other spectral components below the Nyquist
frequency, excluding the first six harmonics and dc.
Spurious-Free Dynamic Range (SFDR)
The ratio of the rms signal amplitude to the rms value of the
peak spurious spectral component. The peak spurious compo-
nent may or may not be a harmonic. May be reported in dBc
(i.e., degrades as signal level is lowered) or dBFS (always related
back to converter full scale).
Temperature Drift
The temperature drift for offset error and gain error specifies
the maximum change from the initial (25°C) value to the value
at TMIN or TMAX.
Total Harmonic Distortion (THD)
The ratio of the rms input signal amplitude to the rms value of
the sum of the first six harmonic components.
Two-Tone SFDR
The ratio of the rms value of either input tone to the rms value
of the peak spurious component. The peak spurious component
may or may not be an IMD product.


类似零件编号 - AD9444BSVZ-80

制造商部件名数据表功能描述
logo
Analog Devices
AD9444BSVZ-80 AD-AD9444BSVZ-80 Datasheet
1Mb / 40P
   14-Bit, 80 MSPS, A/D Converter
REV. 0
More results

类似说明 - AD9444BSVZ-80

制造商部件名数据表功能描述
logo
Analog Devices
AD6645 AD-AD6645 Datasheet
2Mb / 20P
   14-Bit, 80 MSPS A/D Converter
REV. 0
AD9444 AD-AD9444 Datasheet
1Mb / 40P
   14-Bit, 80 MSPS, A/D Converter
REV. 0
AD9444 AD-AD9444_15 Datasheet
1Mb / 40P
   14-Bit, 80 MSPS, A/D Converter
REV. 0
AD6645ASQZ-80 AD-AD6645ASQZ-80 Datasheet
776Kb / 24P
   14-Bit, 80 MSPS/105 MSPS A/D Converter
REV. D
AD6645ASQZ-105 AD-AD6645ASQZ-105 Datasheet
776Kb / 24P
   14-Bit, 80 MSPS/105 MSPS A/D Converter
REV. D
AD6645ASVZ-80 AD-AD6645ASVZ-80 Datasheet
776Kb / 24P
   14-Bit, 80 MSPS/105 MSPS A/D Converter
REV. D
AD6645 AD-AD6645_15 Datasheet
776Kb / 24P
   14-Bit, 80 MSPS/105 MSPS A/D Converter
REV. D
AD6645ASQ-105 AD-AD6645ASQ-105 Datasheet
776Kb / 24P
   14-Bit, 80 MSPS/105 MSPS A/D Converter
REV. D
AD6645ASVZ-105 AD-AD6645ASVZ-105 Datasheet
776Kb / 24P
   14-Bit, 80 MSPS/105 MSPS A/D Converter
REV. D
logo
Texas Instruments
ADC14C080 TI1-ADC14C080_14 Datasheet
1Mb / 30P
[Old version datasheet]   14-Bit, 65/80 MSPS A/D Converter
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com