数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

ispGDX160VA-3B272 数据表(PDF) 7 Page - Lattice Semiconductor

部件名 ispGDX160VA-3B272
功能描述  ispGDX짰160V/VA Device Datasheet
Download  36 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  LATTICE [Lattice Semiconductor]
网页  http://www.latticesemi.com
标志 LATTICE - Lattice Semiconductor

ispGDX160VA-3B272 数据表(HTML) 7 Page - Lattice Semiconductor

Back Button ispGDX160VA-3B272 Datasheet HTML 3Page - Lattice Semiconductor ispGDX160VA-3B272 Datasheet HTML 4Page - Lattice Semiconductor ispGDX160VA-3B272 Datasheet HTML 5Page - Lattice Semiconductor ispGDX160VA-3B272 Datasheet HTML 6Page - Lattice Semiconductor ispGDX160VA-3B272 Datasheet HTML 7Page - Lattice Semiconductor ispGDX160VA-3B272 Datasheet HTML 8Page - Lattice Semiconductor ispGDX160VA-3B272 Datasheet HTML 9Page - Lattice Semiconductor ispGDX160VA-3B272 Datasheet HTML 10Page - Lattice Semiconductor ispGDX160VA-3B272 Datasheet HTML 11Page - Lattice Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 36 page
background image
6
Specifications ispGDX160V/VA
The ispGDXV/VA Family architecture has been devel-
oped to deliver an in-system programmable signal routing
solution with high speed and high flexibility. The devices
are targeted for three similar but distinct classes of end-
system applications:
Programmable, Random Signal
Interconnect (PRSI)
This class includes PCB-level programmable signal rout-
ing and may be used to provide arbitrary signal swapping
between chips. It opens up the possibilities of program-
mable system hardware. It is characterized by the need
to provide a large number of 1:1 pin connections which
are statically configured, i.e., the pin-to-pin paths do not
need to change dynamically in response to control in-
puts.
Programmable Data Path (PDP)
This application area includes system data path trans-
ceiver, MUX and latch functions. With today’s 32- and
64-bit microprocessor buses, but standard data path glue
components still relegated primarily to eight bits, PCBs
are frequently crammed with a dozen or more data path
glue chips that use valuable real estate. Many of these
applications consist of “on-board” bus and memory inter-
faces that do not require the very high drive of standard
glue functions but can benefit from higher integration.
Therefore, there is a need for a flexible means to inte-
grate these on-board data path functions in an analogous
way to programmable logic’s solution to control logic
integration. Lattice’s CPLDs make an ideal control logic
complement to the ispGDXV/VA in-system program-
mable data path devices as shown below.
Data Path
Bus #1
Control
Inputs
(from P)
Address
Inputs
(from P)
Control
Outputs
System
Clock(s)
Data Path
Bus #2
Configuration
(Switch)
Outputs
ISP/JTAG
Interface
ispLSI/
ispMACH
Device
ispGDXV/VA
Device
Buffers / Registers
Decoders
Buffers / Registers
State Machines
Figure 4. ispGDXV/VA Complements Lattice CPLDs
Applications
Programmable Switch Replacement (PSR)
Includes solid-state replacement and integration of me-
chanical DIP Switch and jumper functions. Through
in-system programming, pins of the ispGDXV/VA de-
vices can be driven to HIGH or LOW logic levels to
emulate the traditional device outputs. PSR functions do
not require any input pin connections.
These applications actually require somewhat different
silicon features. PRSI functions require that the device
support arbitrary signal routing on-chip between any two
pins with no routing restrictions. The routing connections
are static (determined at programming time) and each
input-to-output path operates independently. As a result,
there is little need for dynamic signal controls (OE,
clocks, etc.). Because the ispGDXV/VA device will inter-
face with control logic outputs from other components
(such as ispLSI or ispMACH™) on the board (which
frequently change late in the design process as control
logic is finalized), there must be no restrictions on pin-to-
pin signal routing for this type of application.
PDP functions, on the other hand, require the ability to
dynamically switch signal routing (MUXing) as well as
latch and tri-state output signals. As a result, the pro-
grammable interconnect is used to define
possible signal
routes that are then selected dynamically by control
signals from an external MPU or control logic. These
functions are usually formulated early in the conceptual
design of a product. The data path requirements are
driven by the microprocessor, bus and memory architec-
ture defined for the system. This part of the design is the
earliest portion of the system design frozen, and will not
usually change late in the design because the result
would be total system and PCB redesign. As a result, the
ability to accommodate
arbitrary any pin-to-any pin re-
routing is not a strong requirement as long as the designer
has the ability to define his functions with a reasonable
degree of freedom initially.
As a result, the ispGDXV/VA architecture has been
defined to support PSR and PRSI applications (including
bidirectional paths) with no restrictions, while PDP appli-
cations (using dynamic MUXing) are supported with a
minimal number of restrictions as described below. In this
way, speed and cost can be optimized and the devices
can still support the system designer’s needs.
The following diagrams illustrate several ispGDXV/VA
applications.


类似零件编号 - ispGDX160VA-3B272

制造商部件名数据表功能描述
logo
Lattice Semiconductor
ISPGDX160VA-3B272 LATTICE-ISPGDX160VA-3B272 Datasheet
464Kb / 37P
   In-System Programmable 3.3V Generic Digital CrosspointTM
More results

类似说明 - ispGDX160VA-3B272

制造商部件名数据表功能描述
logo
Lattice Semiconductor
ISPGDX2VBC LATTICE-ISPGDX2VBC Datasheet
899Kb / 75P
   ispGDX2??Device Datasheet
logo
Altera Corporation
EP4CGX75CF23C8N ALTERA-EP4CGX75CF23C8N Datasheet
704Kb / 42P
   Cyclone IV Device Datasheet
EP3C5E144I7 ALTERA-EP3C5E144I7 Datasheet
849Kb / 34P
   Cyclone III Device Datasheet
EP3C40F780C6N ALTERA-EP3C40F780C6N Datasheet
848Kb / 34P
   Cyclone III Device Datasheet
EP4CE15F17C8N ALTERA-EP4CE15F17C8N Datasheet
710Kb / 42P
   Cyclone IV Device Datasheet
EP4CE10F17C7N ALTERA-EP4CE10F17C7N Datasheet
678Kb / 42P
   Cyclone IV Device Datasheet
logo
Intel Corporation
CV-51002 INTEL-CV-51002 Datasheet
945Kb / 93P
   Cyclone V Device Datasheet
logo
Altera Corporation
5CEBA5F23C7N ALTERA-5CEBA5F23C7N Datasheet
1Mb / 58P
   Cyclone V Device Datasheet
EP4CGX30CF23C8N ALTERA-EP4CGX30CF23C8N Datasheet
678Kb / 42P
   Cyclone IV Device Datasheet
EP4CE10F17C8N ALTERA-EP4CE10F17C8N Datasheet
697Kb / 42P
   Cyclone IV Device Datasheet
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com