数据搜索系统,热门电子元器件搜索 |
|
ispGDX160V-7Q208 数据表(PDF) 6 Page - Lattice Semiconductor |
|
ispGDX160V-7Q208 数据表(HTML) 6 Page - Lattice Semiconductor |
6 / 36 page 5 Specifications ispGDX160V/VA B20 B21 B22 B23 D16 D17 D18 D19 D20 D21 D22 D23 B16 B17 B18 B19 B22 B23 B24 B25 D18 D19 D20 D21 D18 D19 D20 D21 B14 B15 B16 B17 B21 B22 B23 B24 D17 D18 D19 D20 D19 D20 D21 D22 B15 B16 B17 B18 B19 B20 B21 B22 D15 D16 D17 D18 D21 D22 D23 D24 B17 B18 B19 B20 B18 B19 B20 B21 D14 D15 D16 D17 D22 D23 D24 D25 B18 B19 B20 B21 Data D/ MUXOUT Data C/ MUXOUT Data B/ MUXOUT Data A/ MUXOUT Reflected I/O Cells Normal I/O Cells Table 2. Adjacent I/O Cells (Mapping of ispGDX160V/VA) It can be seen from Figure 3 that if the D21 adjacent I/O cell is used, the I/O group “A” input is no longer available as a direct MUX input. The ispGDXV/VA can implement MUXes up to 16 bits wide in a single level of logic, but care must be taken when combining adjacent I/O cell outputs with direct MUX inputs. Any particular combination of adjacent I/O cells as MUX inputs will dictate what I/O groups (A, B, C or D) can be routed to the remaining inputs. By properly choosing the adjacent I/O cells, all of the MUX inputs can be utilized. S0 S1 4 x 4 Crossbar Switch .m0 .m1 .m2 .m3 D23 I/O Group A D21 MUX Out I/O Group B D22 MUX Out I/O Group C D24 MUX Out I/O Group D D25 MUX Out ispGDX160V/VA I/O Cell Figure 3. Adjacent I/O Cells vs. Direct Input Path for ispGDX160V/VA, I/O D23 Special Features Slew Rate Control All output buffers contain a programmable slew rate control that provides software-selectable slew rate op- tions. Open Drain Control All output buffers provide a programmable Open-Drain option which allows the user to drive system level reset, interrupt and enable/disable lines directly without the need for an off-chip Open-Drain or Open-Collector buffer. Wire-OR logic functions can be performed at the printed circuit board level. Pull-up Resistor All pins have a programmable active pull-up. A typical resistor value for the pull-up ranges from 50kΩ to 80kΩ. Output Latch (Bus Hold) All pins have a programmable circuit that weakly holds the previously driven state when all drivers connected to the pin (including the pin's output driver as well as any other devices connected to the pin by external bus) are tristated. ispGDX160VA New Features Unique to the ispGDX160VA are user-programmable I/Os supporting either 3.3V or 2.5V output voltage level options. The ispGDX160VA uses a VCCIO pin to provide the 2.5V reference voltage when used. The ispGDX160VA VCCIO pin occupies the same location as VCC on the ispGDX160V, allowing drop-in replacement. The ispGDX160VA offers improved performance by reducing fanout delays and has PCI compatible drive capability. Only the ispGDX160VA is available in the fastest (3.5ns) Commercial speed grade and in -5,-7, and -9ns Industrial grades in all packages. The ispGDX160VA has a device ID different from the ispGDX160V requiring that the latest Lattice download software be used for programming and verification. Al- though the ispGDX160VA and ispGDX160V are functionally equivalent, they are not 100% JEDEC com- patible. All design files must be recompiled targeting the ispGDX160VA. |
类似零件编号 - ispGDX160V-7Q208 |
|
类似说明 - ispGDX160V-7Q208 |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |