数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

DAC38RF90 数据表(PDF) 43 Page - Texas Instruments

Click here to check the latest version.
部件名 DAC38RF90
功能描述  Dual- or Single-Channel, Single-Ended or Differential-Output, 14-bit, 9-GSPS, RF-Sampling DAC with JESD204B Interface and On-Chip PLL
Download  152 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  TI1 [Texas Instruments]
网页  http://www.ti.com
标志 TI1 - Texas Instruments

DAC38RF90 数据表(HTML) 43 Page - Texas Instruments

Back Button DAC38RF90 Datasheet HTML 39Page - Texas Instruments DAC38RF90 Datasheet HTML 40Page - Texas Instruments DAC38RF90 Datasheet HTML 41Page - Texas Instruments DAC38RF90 Datasheet HTML 42Page - Texas Instruments DAC38RF90 Datasheet HTML 43Page - Texas Instruments DAC38RF90 Datasheet HTML 44Page - Texas Instruments DAC38RF90 Datasheet HTML 45Page - Texas Instruments DAC38RF90 Datasheet HTML 46Page - Texas Instruments DAC38RF90 Datasheet HTML 47Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 43 / 152 page
background image
43
DAC38RF80, DAC38RF83, DAC38RF84
DAC38RF85, DAC38RF90, DAC38RF93
www.ti.com
SLASEA3 – DECEMBER 2016
Product Folder Links: DAC38RF80 DAC38RF83 DAC38RF84 DAC38RF85 DAC38RF90 DAC38RF93
Submit Documentation Feedback
Copyright © 2016, Texas Instruments Incorporated
8.3.7 SYNC Interface
The DAC38RFxx JESD204B interface has two differential SYNC outputs called SYNC1 and SYNC2 to support
one or two links. Alternatively, GPO0 and GPO1 can be used to output SYNC as a single-ended CMOS level.
Each of the differential or CMOS outputs is enabled by a 2-bit register (fields GPO0_SEL, GPO1_SEL,
SYNC0B_SEL, SYNC1B_SEL in register IO_CONFIG 8.5.2), with bit 0 enabling multi-DUC1 SYNC and bit 1
enabling multi-DUC2 SYNC. If both are enabled, the SYNC\ signals are OR’ed.
The SYNC signal can be asserted low by the receiver either to make a synchronization request to
initialize/reinitialize the link or to report an error to the transmitter. Synchronization requests must have a
minimum duration of five frames plus nine octets rounded up to the nearest whole number of frames. To report
an error, the SYNC signal is asserted for exactly two frames. The transmitter interprets any negative edge of its
SYNC input as an error and any SYNC assertion lasting four frames or longer as a synchronization request. See
the following sections in the standard for more details.
7.6.3 Errors requiring re-initialization
7.6.4 Error reporting via SYNC interface
8.4 SYNC signal decoding
8.3.8 Single or Dual Link Configuration
The DAC38RFxx JESD204B interface can be configures with one or two links. The advantage of using two links,
one for each DAC, is that one link can be re-established without affecting the other link and DAC.
The configuration for each mode of operation are:
1. Dual DAC, dual link
(a) Program
fields
OCTETPATH0_SEL
to
OCTETPATH7_SEL
in
multi-DUC
paged
registers
JESD_CROSSBAR1 (8.5.57) and JESD_CROSSBAR2 (8.5.58) so that each multi-DUC will pick data off
of the appropriate SERDES lane.
(b) Appropriate bits in field LANE_ENA in multi-DUC paged register JESD_LN_EN (8.5.45) must be set for
each multi-DUC enable the lanes used.
(c) Field ONE_DAC_ONLY in register RESET_CONFIG (8.5.1) should be ‘0’ (default).
2. Dual DAC, single link
(a) Program OCTETPATH0_SEL to OCTETPATH7_SEL in multi-DUC paged registers JESD_CROSSBAR1
(8.5.57) and JESD_CROSSBAR2 (8.5.58) so that each multi-DUC will pick data off the appropriate
SERDES lane.
(b) Appropriate bits in field LANE_ENA in multi-DUC paged register JESD_LN_EN (8.5.45) must be set for
each multi-DUC enable the lanes used.
(c) Set field ONE_LINK_ONLY to ‘1’ to configure TXENABLE output.
3. Single DAC, single link
(a) Set Field ONE_DAC_ONLY in register RESET_CONFIG (8.5.1) to ‘1’ to gate clocks to unused multi-
DUC2 for power savings.
(b) ONE_LINK_ONLY bit does not matter in this case.


类似零件编号 - DAC38RF90

制造商部件名数据表功能描述
logo
Texas Instruments
DAC38RF90 TI1-DAC38RF90 Datasheet
3Mb / 155P
[Old version datasheet]   Dual- or Single-Channel, Single-Ended or Differential-Output, 14-bit, 9-GSPS, RF-Sampling DAC with JESD204B Interface and On-Chip PLL
DAC38RF90 TI1-DAC38RF90 Datasheet
3Mb / 155P
[Old version datasheet]   Dual- or Single-Channel, Single-Ended or Differential Output, 14-Bit, 9-GSPS, RF-Sampling DAC With JESD204B Interface and On-Chip PLL
DAC38RF90IAAV TI1-DAC38RF90IAAV Datasheet
3Mb / 155P
[Old version datasheet]   Dual- or Single-Channel, Single-Ended or Differential-Output, 14-bit, 9-GSPS, RF-Sampling DAC with JESD204B Interface and On-Chip PLL
DAC38RF90IAAV TI1-DAC38RF90IAAV Datasheet
3Mb / 155P
[Old version datasheet]   Dual- or Single-Channel, Single-Ended or Differential Output, 14-Bit, 9-GSPS, RF-Sampling DAC With JESD204B Interface and On-Chip PLL
DAC38RF90IAAVR TI1-DAC38RF90IAAVR Datasheet
3Mb / 155P
[Old version datasheet]   Dual- or Single-Channel, Single-Ended or Differential-Output, 14-bit, 9-GSPS, RF-Sampling DAC with JESD204B Interface and On-Chip PLL
More results

类似说明 - DAC38RF90

制造商部件名数据表功能描述
logo
Texas Instruments
DAC38RF80 TI1-DAC38RF80_17 Datasheet
3Mb / 155P
[Old version datasheet]   Dual- or Single-Channel, Single-Ended or Differential-Output, 14-bit, 9-GSPS, RF-Sampling DAC with JESD204B Interface and On-Chip PLL
DAC38RF80_017 TI1-DAC38RF80_017 Datasheet
3Mb / 155P
[Old version datasheet]   Dual- or Single-Channel, Single-Ended or Differential Output, 14-Bit, 9-GSPS, RF-Sampling DAC With JESD204B Interface and On-Chip PLL
DAC38RF86 TI1-DAC38RF86 Datasheet
2Mb / 141P
[Old version datasheet]   Dual- or Single-Channel, Single-Ended, 14-bit, 9-GSPS, RF-Sampling DAC with JESD204B Interface and On-Chip GSM PLL
DAC38RF82 TI1-DAC38RF82 Datasheet
2Mb / 139P
[Old version datasheet]   Dual-Channel, Differential-Output, 14-bit, 9-GSPS, RF-Sampling DAC with JESD204B Interface, On-Chip PLL and Wide-Band Interpolation
DAC38RF82 TI1-DAC38RF82_17 Datasheet
3Mb / 140P
[Old version datasheet]   Dual-Channel, Differential-Output, 14-Bit, 9-GSPS, RF-Sampling DAC With JESD204B Interface, On-Chip PLL and Wide-Band Interpolation
AFE7422 TI1-AFE7422 Datasheet
78Kb / 4P
[Old version datasheet]   Dual-Channel, RF-Sampling AFE With 14-Bit, 9-GSPS DACs and 14-Bit, 3-GSPS ADCs
AFE7422 TI1-AFE7422_V01 Datasheet
362Kb / 8P
[Old version datasheet]   AFE7422 Dual-channel, RF-sampling AFE with 14-bit, 9-GSPS DACs and 14-bit, 3-GSPS ADCs
AFE7444 TI1-AFE7444 Datasheet
79Kb / 4P
[Old version datasheet]   Quad-Channel, RF-Sampling AFE With 14-Bit, 9-GSPS DACs and 14-Bit, 3-GSPS ADCs
ADC12DJ5200RF TI1-ADC12DJ5200RF Datasheet
1Mb / 144P
[Old version datasheet]   10.4-GSPS Single-Channel or 5.2-GSPS Dual-Channel, 12-bit, RF-Sampling Analog-to-Digital Converter (ADC)
ADC12DJ3200QML-SP TI1-ADC12DJ3200QML-SP Datasheet
1Mb / 134P
[Old version datasheet]   6.4-GSPS, Single-Channel or 3.2-GSPS, Dual-Channel, 12-Bit, RF-Sampling Analog-to-Digital Converter (ADC)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100  ...More


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com