数据搜索系统,热门电子元器件搜索 |
|
DSC557-0313SI0-T 数据表(PDF) 2 Page - Micrel Semiconductor |
|
DSC557-0313SI0-T 数据表(HTML) 2 Page - Micrel Semiconductor |
2 / 9 page ______________________________________________________________________________________________________________________________________________ DSC557-03 Page 2 MK-QB-P-D-120917-01-2 DSC557-03 Crystal-less Two Output PCIe Gen1/2/3 Clock Generator Specifications (Unless specified otherwise: T=25° C, VDD =3.3V) Notes: 1. VDD should be filtered with 0.01uf capacitor. 2. Output is enabled if OE pin is floated or not connected. 3. tsu is time to 100PPM stable output frequency after VDD is applied and outputs are enabled. 4. Output Waveform and Connection Diagram define the parameters. 5. Period Jitter includes crosstalk from adjacent output. 6. Contact Sales@Discera.com for alternate output options (LVPECL, LVDS, LVCMOS). 7. Contact Sales@Discera.com for alternative frequency options 8. Jitter limits established by Gen 1.1, Gen 2.1, and Gen 3.0 PCIe standards. Parameter Condition Min. Typ. Max. Unit Supply Voltage1 VDD 2.25 3.6 V Supply Current IDD EN pin low – outputs are disabled 21 23 mA Supply Current2 (Two HCSL Outputs) IDD EN pin high – outputs are enabled RL=50 Ω, FO1=FO2=100 MHz 60 mA Frequency Stability Δf Includes frequency variations due to initial tolerance, temp. and power supply voltage ±100 ppm ±50 Startup Time3 tSU 5 ms Input Logic Levels Input logic high Input logic low VIH VIL 0.75xVDD - - 0.25xVDD V Output Disable Time4 tDA 5 ns Output Enable Time tEN 20 ns Pull-Up Resistor2 Pull-up on OE pin 40 kΩ HCSL Outputs6 Parameter Condition Min. Typ. Max. Unit Output Logic Levels Output logic high Output logic low VOH VOL RL=50Ω 0.725 - - 0.1 V Pk to Pk Output Swing Single-Ended 750 mV Output Transition time4 Rise Time Fall Time tR tF 20% to 80% RL=50Ω, CL= 2pF 200 400 ps Frequency f0 Single Frequency 2.3 1007 460 MHz Output Duty Cycle SYM Differential 48 52 % Period Jitter5 JPER FO1=FO2=100 MHz 2.5 psRMS Jitter, Phase (Common Clock Architecture) RJ PCIe Gen 1.1 TJ=DJ + 14.069 x RJ (BER 10-12) 0.540 PsRMS DJ TJ PCIe Gen 1.1 TJ=DJ + 14.069 x RJ (BER 10-12) 0.832 8.536 41.98 86.08 psp-p JRMS-CCHF PCIe Gen 2.1, 1.5 MHz to Nyquist 0.458 3.18 psRMS JRMS-CCLF PCIe Gen 2.1, 10 kHz to 1.5 MHz 0.030 3.08 psRMS JRMS-CC PCIe Gen 3.0 0.165 1.08 psRMS Integrated Phase Noise (Data Clock Architecture) JRMS-DCHF PCIe Gen 2.1, 1.5 MHz to Nyquist 0.561 4.08 psRMS JRMS-DCLF PCIe Gen 2.1, 10 kHz to 1.5 MHz 1.778 7.58 psRMS JRMS-DC PCIe Gen 3.0 0.147 1.08 psRMS |
类似零件编号 - DSC557-0313SI0-T |
|
类似说明 - DSC557-0313SI0-T |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |