数据搜索系统,热门电子元器件搜索 |
|
AD7869 数据表(PDF) 10 Page - Analog Devices |
|
AD7869 数据表(HTML) 10 Page - Analog Devices |
10 / 16 page AD7869 –10– Performance versus Frequency The typical performance plots of Figures 14 and 15 show the AD7869 DAC performance over a wide range of input frequen- cies at an update rate of 83 kHz. The plot of Figure 14 is with- out a sample-and-hold on the DAC output while the plot of Figure 15 is generated with a sample-and-hold on the output. Figure 14. DAC Performance vs. Frequency (No Sample-and-Hold) Figure 15. DAC Performance vs. Frequency (Sample-and- Hold) The digitizer sampling is synchronized with the DAC update rate to ease FFT calculations. The digitizer samples the DAC output after the output has settled to its new value. Therefore, if the digitizer were to directly sample the output, it would effec- tively be sampling a dc value each time. As a result, the dynamic performance of the DAC would not be measured correctly. Us- ing the digitizer directly on the DAC output would give better results than the actual performance of the DAC. Using a filter between the DAC and the digitizer means that the digitizer samples a continuously moving signal, and the true dynamic performance of the AD7869 DAC output is measured. Figure 12 shows a typical 2048 point Fast Fourier Transform plot for the AD7869 DAC with an update rate of 83 kHz and an output frequency of 1 kHz. The SNR obtained from the graph is 82 dBs. Figure 12. DAC FFT Plot Some applications will require improved performance versus fre- quency from the AD7869 DAC. In these applications, a simple sample-and-hold circuit such as that outlined in Figure 13 will extend the very good performance of the DAC to 20 kHz. Other applications will already have an inherent sample-and-hold function following the AD7869 DAC output. An example of this type of application is driving a switched capacitor filter where the updating of the DAC is synchronized with the switched capacitor filter. This inherent sample-and-hold func- tion also extends the frequency range performance. AD7869* LDAC LDAC VOUT Q ADG201HS S1 D1 IN1 AD711 *ADDITIONAL PINS OMITTED FOR CLARITY R2 2k2 C9 330pF 1 µs ONE SHOT DELAY R1 2k2 Figure 13. DAC Sample-and-Hold Circuit REV. B |
类似零件编号 - AD7869_15 |
|
类似说明 - AD7869_15 |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |