数据搜索系统,热门电子元器件搜索 |
|
DA28F016XS-15 数据表(PDF) 17 Page - Intel Corporation |
|
DA28F016XS-15 数据表(HTML) 17 Page - Intel Corporation |
17 / 54 page E 28F016XS FLASH MEMORY 17 4/15/97 9:41 AM 9053204.DOC INTEL CONFIDENTIAL (until publication date) 4.2 Bus Operations for Byte-Wide Mode (BYTE# = VIL) Mode Notes RP# CE0–1# OE# WE# ADV# CLK A0 DQ0–7 RY/BY# Latch Read Address 1,9,10 VIH VIL XVIH VIL ↑ XX X Inhibit Latching Read Address 1,9 VIH VIL XVIH VIH ↑ XX X Read 1,2,7,9 VIH VIL VIL VIH X ↑ XDOUT X Output Disable 1,6,7,9 VIH VIL VIH VIH X X X High Z X Standby 1,6,7,9 VIH VIH XXXXX High Z X Deep Power-Down 1,3 VIL X XXXXX High Z VOH Manufacturer ID 1,4,9 VIH VIL VIL VIH X ↑ VIL 89H VOH Device ID 1,4,8,9 VIH VIL VIL VIH X ↑ VIH A8H VOH Write 1,5,6,9 VIH VIL VIH VIL XXX DIN X NOTES: 1. X can be VIH or VIL for address or control pins except for RY/BY#, which is either VOL or VOH, or High Z or DOUT for data pins depending on whether or not OE# is active. 2. RY/BY# output is open drain. When the WSM is ready, Erase is suspended, or the device is in deep power-down mode, RY/BY# will be at VOH if it is tied to VCC through a resistor. RY/BY# at VOH is independent of OE# while a WSM operation is in progress. 3. RP# at GND ± 0.2V ensures the lowest deep power-down current. 4. A0 and A1 at VIL provide device manufacturer codes in x8 and x16 modes respectively. A0 and A1 at VIH provide device ID codes in x8 and x16 modes respectively. All other addresses are set to zero. 5. Commands for erase, data program, or lock-block operations can only be completed successfully when VPP = VPPH1 or VPP = VPPH2. 6. While the WSM is running, RY/BY# stays at VOL until all operations are complete. RY/BY# goes to VOH when the WSM is not busy or in erase suspend mode. 7. RY/BY# may be at VOL while the WSM is busy performing various operations (for example, a Status Register read during a program operation). 8. The 28F016XS shares an identical device identifier with the 28F016XD. 9. CE0–1# at VIL is defined as both CE0# and CE1# low, and CE0–1# at VIH is defined as either CE0# or CE1# high. 10. Addresses are latched on the rising edge of CLK in conjunction with ADV# low. Address A1 = 0 selects the even bank and A1 = 1 selects the odd bank, in both byte-wide mode and word-wide mode device configurations. |
类似零件编号 - DA28F016XS-15 |
|
类似说明 - DA28F016XS-15 |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |