数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

AD7729ARZ 数据表(PDF) 4 Page - Analog Devices

部件名 AD7729ARZ
功能描述  Dual Sigma-Delta ADC with Auxiliary DAC
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  AD [Analog Devices]
网页  http://www.analog.com
标志 AD - Analog Devices

AD7729ARZ 数据表(HTML) 4 Page - Analog Devices

  AD7729ARZ Datasheet HTML 1Page - Analog Devices AD7729ARZ Datasheet HTML 2Page - Analog Devices AD7729ARZ Datasheet HTML 3Page - Analog Devices AD7729ARZ Datasheet HTML 4Page - Analog Devices AD7729ARZ Datasheet HTML 5Page - Analog Devices AD7729ARZ Datasheet HTML 6Page - Analog Devices AD7729ARZ Datasheet HTML 7Page - Analog Devices AD7729ARZ Datasheet HTML 8Page - Analog Devices AD7729ARZ Datasheet HTML 9Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 16 page
background image
AD7729
–4–
REV. 0
TIMING CHARACTERISTICS
Limit at
Parameter
TA = –40 C to +105 C
Units
Description
AUXILIARY FUNCTIONS
Clock Signals
See Figure 2.
t1
76
ns min
MCLK Period
t2
30.4
ns min
MCLK Width Low
t3
30.4
ns min
MCLK Width High
t4
t1
ns min
ASCLK Period. See Figures 4 and 6.
t5
0.4
× t
1
ns min
ASCLK Width Low
t6
0.4
× t
1
ns min
ASCLK Width High
t10
20
ns min
ASDI/ASDIFS Setup Before ASCLK Low
t11
10
ns min
ASDI/ASDIFS Hold After ASCLK Low
t12
15
ns max
ASDOFS Delay from ASCLK High
t13
0
ns min
ASDOFS Hold After ASCLK High
t14
0
ns min
ASDO Hold After ASCLK High
t15
15
ns max
ASDO Delay from ASCLK High
t16
10
ns min
ASDIFS Low to ASDI LSB Read by ASPORT
t17
t4 + 15
ns min
Interval Between Consecutive ASDIFS Pulses
Receive Section
Clock Signals
See Figures 5 and 7.
t7
t1
ns min
BSCLK Period
t8
0.4
× t
1
ns min
BSCLK Width Low
t9
0.4
× t
1
ns min
BSCLK Width High
t18
20
ns min
BSDI/BSDIFS Setup Before BSCLK Low
t19
10
ns min
BSDI/BSDIFS HoldAfter BSCLK Low
t20
15
ns max
BSDOFS Delay from BSCLK High
t21
0
ns min
BSDOFS Hold After BSCLK High
t22
0
ns min
BSDO Hold After BSCLK High
t23
15
ns max
BSDO Delay from BSCLK High
t24
10
ns min
BSDIFS Low to ASDI LSB Read by BSPORT
t25
t7 + 15
ns min
Interval Between Consecutive BSDIFS Pulses
ASCLK = MCLK/(2
× ASCLKRATE). ASCLKRATE can have a value from 0 . . . 1023. When ASCLKRATE = 0, ASCLK = 13 MHz.
BSCLK = MCLK/(2
× BSCLKRATE). BSCLKRATE can have a value from 0 . . . 1023. When BSCLKRATE = 0, BSCLK = 13 MHz.
Specifications subject to change without notice.
(AVDD1 = AVDD2 = +3 V
10%; DVDD1 = DVDD2 = +3 V
10%; AGND = DGND = 0 V;
TA = TMIN to TMAX, unless otherwise noted)
Table II. Receive Section Signal Ranges
Baseband Section
Signal Range
VREFCAP
1.3 V
± 5%
VREFOUT
1.3 V
± 10%
ADC
ADC Signal Range
2 VREFCAP
VBIAS
Differential Input
VREFCAP/2 to (AVDD1 – VREFCAP/2)
Single-Ended Input
VREFCAP to (AVDD1 – VREFCAP)
Signal Range
Differential
VBIAS
± V
REFCAP/2
Single-Ended
VBIAS
± V
REFCAP
Table III. Auxiliary Section Signal Ranges
AUXDAC
Signal Range
Output Code
Code 000
2/32
× V
REFCAP
Code 3FF
2 VREFCAP


类似零件编号 - AD7729ARZ

制造商部件名数据表功能描述
logo
Analog Devices
AD7729AR AD-AD7729AR Datasheet
142Kb / 16P
   Dual Sigma-Delta ADC with Auxiliary DAC
REV. 0
AD7729AR AD-AD7729AR Datasheet
177Kb / 17P
   Dual Sigma-Delta ADC with Auxiliary DAC
AD7729ARU AD-AD7729ARU Datasheet
142Kb / 16P
   Dual Sigma-Delta ADC with Auxiliary DAC
REV. 0
AD7729ARU AD-AD7729ARU Datasheet
177Kb / 17P
   Dual Sigma-Delta ADC with Auxiliary DAC
More results

类似说明 - AD7729ARZ

制造商部件名数据表功能描述
logo
Analog Devices
AD7729 AD-AD7729_17 Datasheet
177Kb / 17P
   Dual Sigma-Delta ADC with Auxiliary DAC
AD7729 AD-AD7729 Datasheet
142Kb / 16P
   Dual Sigma-Delta ADC with Auxiliary DAC
REV. 0
AD7729 AD-AD7729_15 Datasheet
146Kb / 16P
   Dual Sigma-Delta ADC with Auxiliary DAC
REV. 0
AD7192 AD-AD7192_17 Datasheet
559Kb / 41P
   Sigma-Delta ADC with PGA
AD7193 AD-AD7193_17 Datasheet
1Mb / 57P
   24-Bit Sigma-Delta ADC with PGA
AD7194 AD-AD7194_17 Datasheet
1Mb / 55P
   24-Bit Sigma-Delta ADC with PGA
ADE7903 AD-ADE7903 Datasheet
994Kb / 20P
   3-Channel, Sigma-Delta ADC with SPI
AD7760 AD-AD7760_17 Datasheet
851Kb / 37P
   Sigma-Delta ADC with On-Chip Buffer
logo
New Japan Radio
NJU3610 NJRC-NJU3610 Datasheet
269Kb / 14P
   1bit Delta-Sigma Stereo ADC
logo
STMicroelectronics
AN1827 STMICROELECTRONICS-AN1827 Datasheet
91Kb / 11P
   IMPLEMENTATION OF SIGMA-DELTA ADC
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com