数据搜索系统,热门电子元器件搜索 |
|
AD7472YR-REEL 数据表(PDF) 7 Page - Analog Devices |
|
AD7472YR-REEL 数据表(HTML) 7 Page - Analog Devices |
7 / 20 page REV. B AD7470/AD7472 –7– PIN CONFIGURATIONS TOP VIEW (Not to Scale) 24 23 22 21 20 19 18 17 16 15 14 13 1 2 3 4 5 6 7 8 9 10 11 12 AD7470 NC = NO CONNECT DB7 DB6 DB8 DB5 (MSB) DB9 DB4 AVDD VDRIVE REF IN DVDD VIN DGND AGND DB3 CS DB2 RD DB1 CONVST DB0 (LSB) CLKIN NC BUSY NC TOP VIEW (Not to Scale) 24 23 22 21 20 19 18 17 16 15 14 13 1 2 3 4 5 6 7 8 9 10 11 12 AD7472 DB9 DB8 DB10 DB7 (MSB) DB11 DB6 AVDD VDRIVE REF IN DVDD VIN DGND AGND DB5 CS DB4 RD DB3 CONVST DB2 CLKIN DB1 BUSY DB0 (LSB) PIN FUNCTION DESCRIPTIONS Mnemonic Function CS Chip Select. Active low logic input used in conjunction with RD to access the conversion result. The conversion result is placed on the data bus following the falling edge of both CS and RD. CS and RD are both connected to the same AND gate on the input so the signals are interchangeable. CS can be hardwired permanently low. RD Read Input. Logic input used in conjunction with CS to access the conversion result. The conversion result is placed on the data bus following the falling edge of both CS and RD. CS and RD are both connected to same AND gate on the input so the signals are interchangeable. CS and RD can be hardwired permanently low, in which case the data bus is always active and the result of the new conversion is clocked out slightly before to the BUSY line going low. CONVST Conversion Start Input. Logic input used to initiate conversion. The input track-and-hold amplifier goes from track mode to hold mode on the falling edge of CONVST, and the conversion process is initiated at this point. The conversion input can be as narrow as 10 ns. If the CONVST input is kept low for the duration of conversion and is still low at the end of conversion, the part will automatically enter sleep mode. If the part enters this sleep mode, the next rising edge of CONVST wakes up the part. Wake-up time for the part is typically 1 µs. CLK IN Master Clock Input. The clock source for the conversion process is applied to this pin. Conversion time for the AD7472 takes 14 clock cycles, and conversion time for the AD7470 takes 12 clock cycles. The frequency of this master clock input, therefore, determines the conversion time and achievable throughput rate. While the ADC is not converting, the clock-in pad is in three-state and thus no clock is going through the part. BUSY BUSY Output. Logic output indicating the status of the conversion process. The BUSY signal goes high after the falling edge of CONVST and stays high for the duration of conversion. Once conversion is complete and the con- version result is in the output register, the BUSY line returns low. The track-and-hold returns to track mode just prior to the falling edge of BUSY, and the acquisition time for the part begins when BUSY goes low. If the CONVST input is still low when BUSY goes low, the part automatically enters its sleep mode on the falling edge of BUSY. REF IN Reference Input. An external reference must be applied to this input. The voltage range for the external reference is 2.5 V ±1% for specified performance. AVDD Analog Supply Voltage, 2.7 V to 5.25 V. This is the only supply voltage for all analog circuitry on the AD7470/ AD7472. The AVDD and DVDD voltages should ideally be at the same potential and must not be more than 0.3 V apart even on a transient basis. This supply should be decoupled to AGND. DVDD Digital Supply Voltage, 2.7 V to 5.25 V. This is the supply voltage for all digital circuitry on the AD7470/ AD7472 aside from the output drivers. The DVDD and AVDD voltages should ideally be at the same potential and must not be more than 0.3 V apart even on a transient basis. This supply should be decoupled to DGND. AGND Analog Ground. Ground reference point for all analog circuitry on the AD7470/AD7472. All analog input signals and any external reference signal should be referred to this AGND voltage. The AGND and DGND voltages should ideally be at the same potential and must not be more than 0.3 V apart even on a transient basis. |
类似零件编号 - AD7472YR-REEL |
|
类似说明 - AD7472YR-REEL |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |