数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

AD9226 数据表(PDF) 7 Page - Analog Devices

部件名 AD9226
功能描述  Complete 12-Bit, 65 MSPS ADC Converter
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  AD [Analog Devices]
网页  http://www.analog.com
标志 AD - Analog Devices

AD9226 数据表(HTML) 7 Page - Analog Devices

Back Button AD9226 Datasheet HTML 3Page - Analog Devices AD9226 Datasheet HTML 4Page - Analog Devices AD9226 Datasheet HTML 5Page - Analog Devices AD9226 Datasheet HTML 6Page - Analog Devices AD9226 Datasheet HTML 7Page - Analog Devices AD9226 Datasheet HTML 8Page - Analog Devices AD9226 Datasheet HTML 9Page - Analog Devices AD9226 Datasheet HTML 10Page - Analog Devices AD9226 Datasheet HTML 11Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 28 page
background image
REV. 0
AD9226
–7–
DEFINITIONS OF SPECIFICATIONS
INTEGRAL NONLINEARITY (INL)
INL refers to the deviation of each individual code from a line
drawn from “negative full scale” through “positive full scale.”
The point used as “negative full scale” occurs 1/2 LSB before
the first code transition. “Positive full scale” is defined as a level
1 1/2 LSB beyond the last code transition. The deviation is
measured from the middle of each particular code to the true
straight line.
DIFFERENTIAL NONLINEARITY (DNL, NO MISSING
CODES)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. Guaranteed
no missing codes to 12-bit resolution indicates that all 4096
codes, respectively, must be present over all operating ranges.
ZERO ERROR
The major carry transition should occur for an analog value
1/2 LSB below VINA = VINB. Zero error is defined as the
deviation of the actual transition from that point.
GAIN ERROR
The first code transition should occur at an analog value
1/2 LSB above negative full scale. The last transition should
occur at an analog value 1 1/2 LSB below the positive full scale.
Gain error is the deviation of the actual difference between first
and last code transitions and the ideal difference between first
and last code transitions.
TEMPERATURE DRIFT
The temperature drift for zero error and gain error specifies the
maximum change from the initial (25
°C) value to the value at
TMIN or TMAX.
POWER SUPPLY REJECTION
The specification shows the maximum change in full scale from
the value with the supply at the minimum limit to the value with
the supply at its maximum limit.
APERTURE JITTER
Aperture jitter is the variation in aperture delay for successive
samples and can be manifested as noise on the input to the ADC.
APERTURE DELAY
Aperture delay is a measure of the sample-and-hold amplifier
(SHA) performance and is measured from the rising edge of the
clock input to when the input signal is held for conversion.
SIGNAL-TO-NOISE AND DISTORTION (S/N+D, SINAD)
RATIO
S/N+D is the ratio of the rms value of the measured input
signal to the rms sum of all other spectral components below
the Nyquist frequency, including harmonics but excluding dc.
The value for S/N+D is expressed in decibels.
EFFECTIVE NUMBER OF BITS (ENOB)
For a sine wave, SINAD can be expressed in terms of the num-
ber of bits. Using the following formula,
N = (SINAD – 1.76)/6.02
it is possible to obtain a measure of performance expressed as
N, the effective number of bits.
Thus, effective number of bits for a device for sine wave inputs
at a given input frequency can be calculated directly from its
measured SINAD.
TOTAL HARMONIC DISTORTION (THD)
THD is the ratio of the rms sum of the first six harmonic com-
ponents to the rms value of the measured input signal and is
expressed as a percentage or in decibels.
SIGNAL-TO-NOISE RATIO (SNR)
SNR is the ratio of the rms value of the measured input signal to
the rms sum of all other spectral components below the Nyquist
frequency, excluding the first six harmonics and dc. The value
for SNR is expressed in decibels.
SPURIOUS FREE DYNAMIC RANGE (SFDR)
SFDR is the difference in dB between the rms amplitude of the
input signal and the peak spurious signal.
ENCODE PULSEWIDTH DUTY CYCLE
Pulsewidth high is the minimum amount of time that the clock
pulse should be left in the logic “1” state to achieve rated per-
formance; pulsewidth low is the minimum time the clock pulse
should be left in the low state. At a given clock rate, these specs
define an acceptable clock duty cycle.
MINIMUM CONVERSION RATE
The clock rate at which the SNR of the lowest analog signal
frequency drops by no more than 3 dB below the guaranteed limit.
MAXIMUM CONVERSION RATE
The encode rate at which parametric testing is performed.
OUTPUT PROPAGATION DELAY
The delay between the clock logic threshold and the time when
all bits are within valid logic levels.
TWO TONE SFDR
The ratio of the rms value of either input tone to the rms value
of the peak spurious component. The peak spurious component
may or may not be an IMD product. May be reported in dBc
(i.e., degrades as signal levels are lowered) or in dBFS (always
related back to converter full scale).


类似零件编号 - AD9226

制造商部件名数据表功能描述
logo
Analog Devices
AD9226 AD-AD9226 Datasheet
1,018Kb / 29P
   ADC Converter
AD9226-EB AD-AD9226-EB Datasheet
985Kb / 28P
   Complete 12-Bit, 65 MSPS ADC Converter
REV. B
AD9226-EB AD-AD9226-EB Datasheet
985Kb / 28P
   Complete 12-Bit, 65 MSPS ADC Converter
REV. B
AD9226-EB AD-AD9226-EB Datasheet
902Kb / 28P
   High Speed ADC USB FIFO Evaluation Kit
REV. 0
AD9226-EB AD-AD9226-EB Datasheet
1,018Kb / 29P
   ADC Converter
More results

类似说明 - AD9226

制造商部件名数据表功能描述
logo
Analog Devices
AD9226 AD-AD9226_15 Datasheet
985Kb / 28P
   Complete 12-Bit, 65 MSPS ADC Converter
REV. B
AD9226ARSZ AD-AD9226ARSZ Datasheet
985Kb / 28P
   Complete 12-Bit, 65 MSPS ADC Converter
REV. B
AD9226 AD-AD9226_01 Datasheet
985Kb / 28P
   Complete 12-Bit, 65 MSPS ADC Converter
REV. B
AD15252 AD-AD15252 Datasheet
628Kb / 20P
   12-Bit, 65 MSPS, Dual ADC
REV. 0
AD15252 AD-AD15252_15 Datasheet
636Kb / 20P
   12-Bit, 65 MSPS, Dual ADC
REV. 0
logo
Intersil Corporation
HI5865 INTERSIL-HI5865 Datasheet
29Kb / 2P
   12-Bit, 65 MSPS A/D Converter
logo
NXP Semiconductors
ADC1213D NXP-ADC1213D Datasheet
295Kb / 41P
   Dual 12-bit ADC; 65 Msps, 80 Msps, 105 Msps or 125 Msps
Rev. 05-23 April 2010
logo
National Semiconductor ...
ADC12C080 NSC-ADC12C080 Datasheet
451Kb / 24P
   12-Bit, 65/80 MSPS A/D Converter
logo
Analog Devices
AD9238 AD-AD9238_15 Datasheet
1Mb / 48P
   12-Bit, 20 MSPS/40 MSPS/65 MSPS Dual A/D Converter
REV. C
AD9238 AD-AD9238_05 Datasheet
1Mb / 48P
   12-Bit, 20 MSPS/40 MSPS/65 MSPS Dual A/D Converter
REV. B
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com