数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

AD9101AE 数据表(PDF) 8 Page - Analog Devices

部件名 AD9101AE
功能描述  125 MSPS Monolithic Sampling Amplifier
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  AD [Analog Devices]
网页  http://www.analog.com
标志 AD - Analog Devices

AD9101AE 数据表(HTML) 8 Page - Analog Devices

Back Button AD9101AE Datasheet HTML 4Page - Analog Devices AD9101AE Datasheet HTML 5Page - Analog Devices AD9101AE Datasheet HTML 6Page - Analog Devices AD9101AE Datasheet HTML 7Page - Analog Devices AD9101AE Datasheet HTML 8Page - Analog Devices AD9101AE Datasheet HTML 9Page - Analog Devices AD9101AE Datasheet HTML 10Page - Analog Devices AD9101AE Datasheet HTML 11Page - Analog Devices AD9101AE Datasheet HTML 12Page - Analog Devices  
Zoom Inzoom in Zoom Outzoom out
 8 / 12 page
background image
AD9101
–8–
REV. 0
Deglitcher
Many recently announced video-speed digital-to-analog con-
verters feature very low glitch impulse. This is the result of de-
sign emphasis on spurious free dynamic range (SFDR), a key
spec for the emerging direct digital synthesis (DDS) market.
These DACs have extremely low spurs and often do not require
deglitching.
Although their specs are impressive, these DACs may suffer har-
monic distortion, especially at higher clock rates. Therefore, a
deglitcher using the AD9101 can improve SFDR in some cases.
Figure 7 illustrates the block diagram for deglitching an
AD9713, 12-bit DAC.
SAMPLING
AMPLIFIER
(AD9101)
LOW
DISTORTION
OUTPUT
12
DAC
(AD9713)
DDS
ACCUMULATOR
(AD9955)
CLK1
CLK2
CLK3
32
TUNING
WORD
Figure 7. Deglitcher Block Diagram
IF-to-Digital Conversion
Traditional receivers with information encoded with in phase (I)
and quadrature (Q) signals comprise extensive analog signal
processing ahead of the pair of ADCs.
This I-Q demodulation in the analog domain requires precise
gain and phase matching as well as close matching of the ADCs.
This leads to high cost both in materials and labor to attain the
desired performance. Digital front end designers have paid the
cost for these components because ADCs have limited the dy-
namic range at higher signal frequencies.
IF
BPF
DSP
I
Q
NUMERICALLY
CONTROLLED
OSCILLATOR
(NCO)
ADC
ANALOG
INPUT
H (z)
H (z)
12
AD9101
Figure 9. Direct IF-to-Digital
Thus, the final IF signal was mixed with quadrature signals
from the final LO. The two resultant baseband signals repre-
senting I and Q were digitized by independent converters.
IF
BPF
QUADRATURE
DEMODULATOR
90°
LOCAL
OSC.
ADC
ADC
DSP
I
Q
ANALOG
INPUT
Figure 8. Traditional l-Q Demodulation
This method, shown in block form in Figure 8, relies heavily on
accuracy of the phase of the analog I and Q signals applied to
the ADCs. As little as 0.5
° of phase error can reduce system dy-
namic range by 6 dB or more.
Using the bandwidth and low distortion of the AD9101 greatly
simplifies the analog front end and allows signal processing to
be done in the digital domain which is more predictable and less
susceptible to environmental changes. The simplified front end
is illustrated in Figure 9.
This configuration removes the burden from the analog section.
The AD9101 expands the dynamic range of the ADC into the
IF bandwidth, allowing straightforward digital algorithms to de-
modulate the I and Q data.


类似零件编号 - AD9101AE

制造商部件名数据表功能描述
logo
Analog Devices
AD9101 AD-AD9101_15 Datasheet
678Kb / 12P
   125 MSPS Monolithic Sampling Amplifier
REV. 0
More results

类似说明 - AD9101AE

制造商部件名数据表功能描述
logo
Analog Devices
AD9101 AD-AD9101_15 Datasheet
678Kb / 12P
   125 MSPS Monolithic Sampling Amplifier
REV. 0
AD9433 AD-AD9433_15 Datasheet
525Kb / 20P
   12-Bit, 105 MSPS/125 MSPS, IF Sampling ADC
REV. A
AD9433BSQZ-125 AD-AD9433BSQZ-125 Datasheet
525Kb / 20P
   12-Bit, 105 MSPS/125 MSPS, IF Sampling ADC
REV. A
AD9433BSVZ-125 AD-AD9433BSVZ-125 Datasheet
525Kb / 20P
   12-Bit, 105 MSPS/125 MSPS, IF Sampling ADC
REV. A
AD9445 AD-AD9445_17 Datasheet
797Kb / 41P
   14-Bit, 105/125 MSPS, IF Sampling ADC
AD9445 AD-AD9445_15 Datasheet
972Kb / 40P
   14-Bit, 105/125 MSPS, IF Sampling ADC
REV. 0
AD9445 AD-AD9445 Datasheet
965Kb / 40P
   14-Bit, 105/125 MSPS, IF Sampling ADC
REV. 0
AD9433 AD-AD9433 Datasheet
1,001Kb / 24P
   12-Bit, 105 MSPS/125 MSPS IF Sampling A/D Converter
REV. 0
logo
Fairchild Semiconductor
SPT9101 FAIRCHILD-SPT9101 Datasheet
58Kb / 8P
   125 MSPS SAMPLE-AND-HOLD AMPLIFIER
logo
Cadeka Microcircuits LL...
SPT9101 CADEKA-SPT9101 Datasheet
180Kb / 8P
   125 MSPS SAMPLE-AND-HOLD AMPLIFIER
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com