数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

AD7671 数据表(PDF) 7 Page - Analog Devices

部件名 AD7671
功能描述  16-Bit 1 MSPS SAR Unipolar ADC with Ref
Download  23 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  AD [Analog Devices]
网页  http://www.analog.com
标志 AD - Analog Devices

AD7671 数据表(HTML) 7 Page - Analog Devices

Back Button AD7671 Datasheet HTML 3Page - Analog Devices AD7671 Datasheet HTML 4Page - Analog Devices AD7671 Datasheet HTML 5Page - Analog Devices AD7671 Datasheet HTML 6Page - Analog Devices AD7671 Datasheet HTML 7Page - Analog Devices AD7671 Datasheet HTML 8Page - Analog Devices AD7671 Datasheet HTML 9Page - Analog Devices AD7671 Datasheet HTML 10Page - Analog Devices AD7671 Datasheet HTML 11Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 23 page
background image
REV. PrA
PRELIMINARY TECHNICAL DATA
AD7667
–7–
state of the SYNC signal. It is active in both master and slave mode. When LOW, SYNC
is active HIGH. When HIGH, SYNC is active LOW.
15
DATA[6]
DI/O
When SER/
PAR is LOW, this output is used as Bit 6 of the Parallel Port Data Output
Bus.
or INVSCLK
When SER/
PAR is HIGH, this input, part of the serial port, is used to invert the SCLK signal.
It is active in both master and slave mode.
16
DATA[7]
DI/O
When SER/
PAR is LOW, this output is used as Bit 7 of the Parallel Port Data Output
Bus.
or RDC/SDIN
When SER/
PAR is HIGH, this input, part of the serial port, is used as either an external
data input or a read mode selection input depending on the state of EXT/
INT.
When EXT/
INT is HIGH, RDC/SDIN could be used as a data input to daisy chain the conver-
sion results from two or more ADCs onto a single SDOUT line. The digital data level on
SDIN is output on DATA with a delay of 16 SCLK periods after the initiation of the read
sequence.
When EXT/
INT is LOW, RDC/SDIN is used to select the read mode. When RDC/SDIN
is HIGH, the data is output on SDOUT during conversion. When RDC/SDIN is LOW,
the data can be output on SDOUT only when the conversion is complete.
17
OGND
P
Input/Output Interface Digital Power Ground
18
OVDD
P
Input/Output Interface Digital Power. Nominally at the same supply than the supply of
the host interface (5 V or 3 V).
19
DVDD
P
Digital Power. Nominally at 5 V.
20
DGND
P
Digital Power Ground
21
DATA[8]
DO
When SER/
PAR is LOW, this output is used as Bit 8 of the Parallel Port Data Output Bus.
or SDOUT
When SER/
PAR is HIGH, this output, part of the serial port, is used as a serial data out
put synchronized to SCLK. Conversion results are stored in an on-chip register. The
AD7667 provides the conversion result, MSB first, from its internal shift register. The
DATA format is determined by the logic level of OB/
2C. In serial mode, when EXT/INT
is LOW, SDOUT is valid on both edges of SCLK.
In serial mode, when EXT/
INT is HIGH:
If INVSCLK is LOW, SDOUT is updated on SCLK rising edge and valid on the next
falling edge.
If INVSCLK is HIGH, SDOUT is updated on SCLK falling edge and valid on the next rising
edge.
22
DATA[9]
DI/O
When SER/
PAR is LOW, this output is used as the Bit 9 of the Parallel Port Data
or SCLK
Output Bus.
When SER/
PAR is HIGH, this pin, part of the serial port, is used as a serial data clock
input or output, dependent upon the logic state of the EXT/
INT pin. The active edge
where the data SDOUT is updated depends upon the logic state of the INVSCLK pin.
23
DATA[10]
DO
When SER/
PAR is LOW, this output is used as the Bit 10 of the Parallel Port Data Output
Bus.
or SYNC
When SER
/PAR is HIGH, this output, part of the serial port, is used as a digital output
frame synchronization for use with the internal data clock (EXT/
INT = Logic LOW).
When a read sequence is initiated and INVSYNC is LOW, SYNC is driven HIGH and
remains HIGH while SDOUT output is valid. When a read sequence is initiated and
INVSYNC is HIGH, SYNC is driven LOW and remains LOW while SDOUT output is
valid.
24
DATA[11]
DO
When SER/
PAR is LOW, this output is used as the Bit 11 of the Parallel Port Data Output
Bus.
or RDERROR
When SER/
PAR is HIGH and EXT/INT is HIGH, this output, part of the serial port,
is used as a incomplete read error flag. In slave mode, when a data read is started and
not complete when the following conversion is complete, the current data is lost and
RDERROR is pulsed high.
25–28
DATA[12:15] DO
Bit 12 to Bit 15 of the Parallel Port Data output bus. These pins are always outputs regard
less of the state of SER/
PAR.
29
BUSY
DO
Busy Output. Transitions HIGH when a conversion is started, and remains HIGH until
the conversion is complete and the data is latched into the on-chip shift register. The fall
ing edge of BUSY could be used as a data ready clock signal.
30
DGND
P
Must Be Tied to Digital Ground
31
RD
DI
Read Data. When
CS and RD are both LOW, the interface parallel or serial output bus is
enabled.
32
CS
DI
Chip Select. When
CS and RD are both LOW, the interface parallel or serial output bus is
enabled.
CS is also used to gate the external clock.
Pin No.
Mnemonic
Type
Description


类似零件编号 - AD7671

制造商部件名数据表功能描述
logo
Analog Devices
AD7671 AD-AD7671 Datasheet
818Kb / 32P
   16-Bit, 750 kSPS, Unipolar/Bipolar Programmable Input PulSAR ADC
REV. 0
AD7671 AD-AD7671 Datasheet
983Kb / 28P
   18-Bit, 2.5 LSB INL, 800 kSPS SAR ADC
Rev. A
AD7671 AD-AD7671 Datasheet
820Kb / 32P
   16-Bit, 250 kSPS, Unipolar/Bipolar Programmable Input PulSAR ADC
REV. 0
AD7671 AD-AD7671 Datasheet
983Kb / 28P
   18-Bit, 2.5 LSB INL, 800 kSPS SAR ADC
Rev. A
AD7671 AD-AD7671 Datasheet
1Mb / 28P
   18-Bit, 2.5 LSB INL, 800 kSPS SAR ADC
REV. 0
More results

类似说明 - AD7671

制造商部件名数据表功能描述
logo
Analog Devices
AD7667 AD-AD7667_17 Datasheet
558Kb / 29P
   16-Bit 1 MSPS PulSAR Unipolar ADC with Reference
AD7653 AD-AD7653_15 Datasheet
809Kb / 28P
   16-Bit 1 MSPS PulSAR Unipolar ADC with Reference
REV. A
AD7653 AD-AD7653 Datasheet
786Kb / 27P
   16-Bit 1 MSPS PulSAR Unipolar ADC with Reference
logo
AMIC Technology
AD7485 AMICC-AD7485 Datasheet
769Kb / 16P
   1 MSPS, Serial 14-Bit SAR ADC
logo
Analog Devices
AD7485 AD-AD7485_15 Datasheet
986Kb / 15P
   1 MSPS, Serial 14-Bit SAR ADC
REV. A
AD7485 AD-AD7485 Datasheet
812Kb / 15P
   1 MSPS, Serial 14-Bit SAR ADC
AD4001 AD-AD4001 Datasheet
926Kb / 34P
   16-Bit, 2 MSPS, Precision SAR, Differential ADC
AD4630-16 AD-AD4630-16 Datasheet
1Mb / 49P
   16-Bit, 2 MSPS, Dual Channel SAR ADC
Rev. 0
logo
Texas Instruments
ADS9120 TI1-ADS9120 Datasheet
1Mb / 64P
[Old version datasheet]   16-Bit, 2.5-MSPS, 15.5-mW, SAR ADC
logo
Linear Technology
LTC2364-16 LINER-LTC2364-16_15 Datasheet
527Kb / 24P
   16-Bit, 250ksps, Pseudo- Differential Unipolar SAR ADC with 94.7dB SNR
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com