数据搜索系统,热门电子元器件搜索 |
|
932S208YGLNT 数据表(PDF) 3 Page - Integrated Device Technology |
|
932S208YGLNT 数据表(HTML) 3 Page - Integrated Device Technology |
3 / 21 page IDTTM Programmable Timing Control HubTM for Next Gen P4TM Processor 0743G—01/26/10 ICS932S208 Programmable Timing Control HubTM for Next Gen P4TM Processor 3 Pin Description (continued) PIN # PIN NAME PIN TYPE DESCRIPTION 29 3V66_4/VCH OUT 66.66MHz clock output for AGP support. AGP-PCI should be aligned with a skew window tolerance of 500ps. VCH is 48MHz clock output for video controller hub. 30 SDATA I/O Data pin for I2C circuitry 5V tolerant 31 48MHz_USB OUT 48MHz clock output. 32 48MHz_DOT OUT 48MHz clock output. 33 GND PWR Ground pin. 34 VDD48 PWR Power pin for the 48MHz output.3.3V 35 Vtt_PWRGD# IN This 3.3V LVTTL input is a level sensitive strobe used to determine when latch inputs are valid and are ready to be sampled. This is an active low input. 36 VDD PWR Power supply for SRC clocks, nominal 3.3V 37 SRCCLKC OUT Complement clock of differential pair for S-ATA support. +/- 300ppm accuracy required. 38 SRCCLKT OUT True clock of differential pair for S-ATA support. +/- 300ppm accuracy required. 39 GND PWR Ground pin. 40 CPUCLKC0 OUT Complimentary clock of differential pair CPU outputs. These are current mode outputs. External resistors are required for voltage bias. 41 CPUCLKT0 OUT True clock of differential pair CPU outputs. These are current mode outputs. External resistors are required for voltage bias. 42 VDDCPU PWR Supply for CPU clocks, 3.3V nominal 43 CPUCLKC1 OUT Complimentary clock of differential pair CPU outputs. These are current mode outputs. External resistors are required for voltage bias. 44 CPUCLKT1 OUT True clock of differential pair CPU outputs. These are current mode outputs. External resistors are required for voltage bias. 45 GND PWR Ground pin. 46 CPUCLKC2 OUT Complimentary clock of differential pair CPU outputs. These are current mode outputs. External resistors are required for voltage bias. 47 CPUCLKT2 OUT True clock of differential pair CPU outputs. These are current mode outputs. External resistors are required for voltage bias. 48 VDDCPU PWR Supply for CPU clocks, 3.3V nominal 49 CPUCLKC3 OUT Complimentary clock of differential pair CPU outputs. These are current mode outputs. External resistors are required for voltage bias. 50 CPUCLKT3 OUT True clock of differential pair CPU outputs. These are current mode outputs. External resistors are required for voltage bias. 51 FS_A IN Frequency select pin, see Frequency table for functionality 52 IREF OUT This pin establishes the reference current for the differential current- mode output pairs. This pin requires a fixed precision resistor tied to ground in order to establish the appropriate current. 475 ohms is the standard value. 53 GND PWR Ground pin. 54 GNDA PWR Ground pin for core. 55 VDDA PWR 3.3V power for the PLL core. 56 FS_B IN Frequency select pin, see Frequency table for functionality |
类似零件编号 - 932S208YGLNT |
|
类似说明 - 932S208YGLNT |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |