数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

EPM240F100I 数据表(PDF) 46 Page - Altera Corporation

部件名 EPM240F100I
功能描述  MAX II Device Family
Download  86 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  ALTERA [Altera Corporation]
网页  http://www.altera.com
标志 ALTERA - Altera Corporation

EPM240F100I 数据表(HTML) 46 Page - Altera Corporation

Back Button EPM240F100I Datasheet HTML 42Page - Altera Corporation EPM240F100I Datasheet HTML 43Page - Altera Corporation EPM240F100I Datasheet HTML 44Page - Altera Corporation EPM240F100I Datasheet HTML 45Page - Altera Corporation EPM240F100I Datasheet HTML 46Page - Altera Corporation EPM240F100I Datasheet HTML 47Page - Altera Corporation EPM240F100I Datasheet HTML 48Page - Altera Corporation EPM240F100I Datasheet HTML 49Page - Altera Corporation EPM240F100I Datasheet HTML 50Page - Altera Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 46 / 86 page
background image
3–4
Chapter 3: JTAG and In-System Programmability
In System Programmability
MAX II Device Handbook
© October 2008
Altera Corporation
In System Programmability
MAX II devices can be programmed in-system via the industry standard 4-pin IEEE
Std. 1149.1 (JTAG) interface. In-system programmability (ISP) offers quick, efficient
iterations during design development and debugging cycles. The logic, circuitry, and
interconnects in the MAX II architecture are configured with flash-based SRAM
configuration elements. These SRAM elements require configuration data to be
loaded each time the device is powered. The process of loading the SRAM data is
called configuration. The on-chip configuration flash memory (CFM) block stores the
SRAM element’s configuration data. The CFM block stores the design’s configuration
pattern in a reprogrammable flash array. During ISP, the MAX II JTAG and ISP
circuitry programs the design pattern into the CFM block’s non-volatile flash array.
The MAX II JTAG and ISP controller internally generate the high programming
voltages required to program the CFM cells, allowing in-system programming with
any of the recommended operating external voltage supplies (that is, 3.3 V/2.5 V or
1.8 V for the MAX IIG and MAX IIZ devices). ISP can be performed anytime after
VCCINT and all VCCIO banks have been fully powered and the device has completed the
configuration power-up time. By default, during in-system programming, the I/O
pins are tri-stated and weakly pulled-up to VCCIO to eliminate board conflicts. The in-
system programming clamp and real-time ISP feature allow user control of I/O state
or behavior during ISP.
For more information, refer to “In-System Programming Clamp” on page 3–6 and
“Real-Time ISP” on page 3–7.
These devices also offer an ISP_DONE bit that provides safe operation when in-
system programming is interrupted. This ISP_DONE bit, which is the last bit
programmed, prevents all I/O pins from driving until the bit is programmed.
Figure 3–1. MAX II Parallel Flash Loader
Notes to Figure 3–1:
(1) This block is implemented in LEs.
(2) This function is supported in the Quartus II software.
Parallel
Flash Loader
Configuration
Logic
Flash
Memory Device
MAX II Device
DQ[7..0]
RY/BY
A[20..0]
OE
WE
CE
DQ[7..0]
RY/BY
A[20..0]
OE
WE
CE
TDI
TMS
TCK
TDI_U
TDO_U
TMS_U
TCK_U
SHIFT_U
CLKDR_U
UPDATE_U
RUNIDLE_U
USER1_U
TDO
Altera FPGA
CONF_DONE
nSTATUS
nCE
DCLK
DATA0
nCONFIG
(1), (2)


类似零件编号 - EPM240F100I

制造商部件名数据表功能描述
logo
Altera Corporation
EPM240F100I3ES ALTERA-EPM240F100I3ES Datasheet
120Kb / 2P
   Reference and Ordering Information
August 2009, version 1.6
EPM240F100I3N ALTERA-EPM240F100I3N Datasheet
120Kb / 2P
   Reference and Ordering Information
August 2009, version 1.6
EPM240F100I4ES ALTERA-EPM240F100I4ES Datasheet
120Kb / 2P
   Reference and Ordering Information
August 2009, version 1.6
EPM240F100I4N ALTERA-EPM240F100I4N Datasheet
120Kb / 2P
   Reference and Ordering Information
August 2009, version 1.6
EPM240F100I5ES ALTERA-EPM240F100I5ES Datasheet
120Kb / 2P
   Reference and Ordering Information
August 2009, version 1.6
More results

类似说明 - EPM240F100I

制造商部件名数据表功能描述
logo
Altera Corporation
EPM240 ALTERA-EPM240_10 Datasheet
863Kb / 88P
   MAX II Device Family Data
EPM1270 ALTERA-EPM1270 Datasheet
987Kb / 88P
   Section I. MAX II Device Family
August 2009
logo
Intel Corporation
EPM240 INTEL-EPM240 Datasheet
622Kb / 101P
   MAX II Device Family Data Sheet
December 2006
logo
Altera Corporation
HC210W ALTERA-HC210W Datasheet
3Mb / 228P
   HardCopy II Device Family
EP2S15 ALTERA-EP2S15 Datasheet
2Mb / 238P
   Stratix II Device Family
CYC2_CII5V1 ALTERA-CYC2_CII5V1_01 Datasheet
2Mb / 168P
   Cyclone II Device Family
MAX2 ALTERA-MAX2 Datasheet
2Mb / 297P
   MAX II Device Handbook
October 2008, version 2.1
EP2S60F484I4 ALTERA-EP2S60F484I4 Datasheet
2Mb / 238P
   Stratix II Device Family Data Sheet
EP2C15AF484C7N ALTERA-EP2C15AF484C7N Datasheet
2Mb / 168P
   Section I. Cyclone II Device Family Data Sheet
EP2C5F256I8N ALTERA-EP2C5F256I8N Datasheet
2Mb / 168P
   Section I. Cyclone II Device Family Data Sheet
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com