数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

TS68230CP8 数据表(PDF) 8 Page - STMicroelectronics

部件名 TS68230CP8
功能描述  HMOS PARALLEL INTERFACE/TIMER
Download  61 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  STMICROELECTRONICS [STMicroelectronics]
网页  http://www.st.com
标志 STMICROELECTRONICS - STMicroelectronics

TS68230CP8 数据表(HTML) 8 Page - STMicroelectronics

Back Button TS68230CP8 Datasheet HTML 4Page - STMicroelectronics TS68230CP8 Datasheet HTML 5Page - STMicroelectronics TS68230CP8 Datasheet HTML 6Page - STMicroelectronics TS68230CP8 Datasheet HTML 7Page - STMicroelectronics TS68230CP8 Datasheet HTML 8Page - STMicroelectronics TS68230CP8 Datasheet HTML 9Page - STMicroelectronics TS68230CP8 Datasheet HTML 10Page - STMicroelectronics TS68230CP8 Datasheet HTML 11Page - STMicroelectronics TS68230CP8 Datasheet HTML 12Page - STMicroelectronics Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 61 page
background image
1.2.3. READ/WRITE (R/W). R/W is a high impe-
dance read/write input signal from the TS68000 bus
master, indicating whether the current bus cycle is
a read (high) or write (low) cycle.
1.2.4. CHIP SELECT (CS). CS is a high-impedance
input that selects the PI/T registers for the current
bus cycle. Address strobe and the data strobe (up-
per or lower) of the bus master, along with the ap-
propriate address bits, must be included in the
chip-select equation. A low level corresponds to an
asserted chip select.
1.2.5.
DATA
TRANSFER
ACKNOWLEDGE
(DTACK). DTACK is an active low output that si-
gnals the completion of the bus cycle. During read
or interrupt acknowledge cycles, DTACK is asserted
after data has been provided on the data bus ; during
write cycles it is asserted after data has been accep-
ted at the data bus. Data transfer acknowledge is
compatible with the TS68000 and with other
TS68000 bus masters such as the 68440 direct me-
mory access controller (DMAC). A pullup resistor is
required to maintain DTACK high between bus cy-
cles.
1.2.6. RESET (RESET). RESET is a high-impe-
dance input used to initialize all PI/T functions. All
control and data direction registers are cleared and
most internal operations are disabled by the asser-
tion of RESET (low).
1.2.7. CLOCK (CLK). The clock pin is a high-impe-
dance TTL-compatible signal with the same speci-
fications as the TS68000. The PI/T contains
dynamic logic throughout, and hence this clock must
not be gated off at any time. It is not necessary that
this clock maintain any particular phase relationship
with the TS68000 system clock. It may be connec-
ted to an independent frequency source (faster or
slower) as long as all bus specifications are met.
1.2.8. PORT A AND PORT B (PA0-PA7 AND PB0-
PB7). Ports A and B are 8-bit ports that may be
concatenated to form a 16-bit port in certain modes.
The ports may be controlled in conjunction with the
handshake pins H1-H4. For stabilization during sys-
tem power up, ports A and B have internal pullup re-
sistors to VCC. All ports pins are active high.
1.2.9. HANDSHAKE PINS (H1-H4). Handshake
pins H1-H4 are multi-purpose pins that (depending
on the operational mode) may provide an inter-
locked handshake, a pulsed handshake, an inter-
rupt input (independent of data transfers), or simple
I/O pins. For stabilization during system power up,
H2 and H4 have internal pullup resistors to VCC. The
sense of H1-H4 (active high or low) may be pro-
grammed in the port general control register bits
3-0. Independent of the mode, the instantaneous le-
vel of the handshake pins can be read from the port
status register.
1.2.10. PORT C (PC0-PC7/ALTERNATE FUNC-
TION). This port can be used as eight general pur-
pose I/O pins (PC0-PC7) or any combination of six
special function pins and two general purpose I/O
pins (PC0-PC1). Each dual-function pin can be a
standard I/O or a special function independent of the
other port C pins. When used as a port C pin, these
pins are active high. They may be individually pro-
grammed as inputs or outputs by the port C data di-
rection register. The dual-function pins are defined
in the following paragraphs.
The alternate functions TIN, TOUT, and TIACK are
timer I/O pins. TIN may be used as a rising-edge trig-
gered external clock input or an external run/halt
control pin (the timer is in the run state if run/halt is
high and in the halt state if run/halt is low). TOUT
may provide an active low timer interrupt request
output or a general-purpose square-wave output, i-
nitially high. TIACK is an active low high-impedance
input used for timer interrupt acknowledge.
Port A and B functions have an independent pair of
active low interrupt request (PIRQ) and interrupt ac-
knowledge (PIACK) pins.
The DMAREQ (direct memory access request) pin
provides an active low direct memory access con-
troller request pulse for three clock cycles, comple-
tely compatible with the 68440 DMAC.
TS68230
8/61


类似零件编号 - TS68230CP8

制造商部件名数据表功能描述
logo
STMicroelectronics
TS68000 STMICROELECTRONICS-TS68000 Datasheet
4Mb / 76P
   HMOS 16/32-BIT MICROPROCESSOR
TS68000CFN10 STMICROELECTRONICS-TS68000CFN10 Datasheet
4Mb / 76P
   HMOS 16/32-BIT MICROPROCESSOR
TS68000CFN16 STMICROELECTRONICS-TS68000CFN16 Datasheet
4Mb / 76P
   HMOS 16/32-BIT MICROPROCESSOR
TS68000CFN8 STMICROELECTRONICS-TS68000CFN8 Datasheet
4Mb / 76P
   HMOS 16/32-BIT MICROPROCESSOR
TS68000CP10 STMICROELECTRONICS-TS68000CP10 Datasheet
4Mb / 76P
   HMOS 16/32-BIT MICROPROCESSOR
More results

类似说明 - TS68230CP8

制造商部件名数据表功能描述
logo
NXP Semiconductors
MC68230 NXP-MC68230 Datasheet
8Mb / 74P
   PARALLEL INTERFACE/TIMER
DECEMBER, 1983
logo
Motorola, Inc
MC68230 MOTOROLA-MC68230 Datasheet
2Mb / 74P
   PARALLEL INTERFACE/TIMER(PI/T)
logo
Intel Corporation
8155H INTEL-8155H Datasheet
757Kb / 14P
   2048-BIT STATIC HMOS RAM WITH I/O PORTS AND TIMER
logo
Zilog, Inc.
Z84C9012VSC00TR ZILOG-Z84C9012VSC00TR Datasheet
1Mb / 56P
   Parallel Counter/Timer
logo
Holtek Semiconductor In...
HT1616C HOLTEK-HT1616C Datasheet
211Kb / 13P
   Timer with Dialer Interface
HT1612 HOLTEK-HT1612 Datasheet
627Kb / 14P
   Timer with Dialer Interface
HT1613C HOLTEK-HT1613C Datasheet
194Kb / 13P
   Timer with Dialer Interface
HT1611C HOLTEK-HT1611C Datasheet
194Kb / 13P
   Timer with Dialer Interface
logo
List of Unclassifed Man...
M1613 ETC1-M1613 Datasheet
105Kb / 2P
   Timer with Dialer Interface
logo
Zilog, Inc.
Z84C90 ZILOG-Z84C90 Datasheet
334Kb / 31P
   KIO Serial/Parallel Counter Timer
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com