数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

THS8133 数据表(PDF) 3 Page - Texas Instruments

部件名 THS8133
功能描述  TRIPLE 10-BIT, 80 MSPS VIDEO D/A CONVERTER WITH TRI-LEVEL SYNC GENERATION WITH TRI-LEVEL SYNC GENERATION
Download  25 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  TI [Texas Instruments]
网页  http://www.ti.com
标志 TI - Texas Instruments

THS8133 数据表(HTML) 3 Page - Texas Instruments

  THS8133_07 Datasheet HTML 1Page - Texas Instruments THS8133_07 Datasheet HTML 2Page - Texas Instruments THS8133_07 Datasheet HTML 3Page - Texas Instruments THS8133_07 Datasheet HTML 4Page - Texas Instruments THS8133_07 Datasheet HTML 5Page - Texas Instruments THS8133_07 Datasheet HTML 6Page - Texas Instruments THS8133_07 Datasheet HTML 7Page - Texas Instruments THS8133_07 Datasheet HTML 8Page - Texas Instruments THS8133_07 Datasheet HTML 9Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 25 page
background image
THS8133, THS8133A, THS8133B
TRIPLE 10BIT, 80 MSPS VIDEO D/A CONVERTER
WITH TRILEVEL SYNC GENERATION
SLVS204C − APRIL 1999 − REVISED SEPTEMBER 2000
3
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
POST OFFICE BOX 1443
HOUSTON, TEXAS 77251−1443
Terminal Functions (Continued)
TERMINAL
I/O
DESCRIPTION
NAME
PIN
I/O
DESCRIPTION
RPr0−PRr9
13−22
I
Red or Pr pixel data input bus. Index 0 denotes the least significant bit. Refer to functional description for different
operating modes
SYNC
24
I
Sync control input, active low. A rising edge on CLK latches SYNC. When asserted, only the AGY output
(INS3_INT=L, see terminal M2) or ARPr, AGY and ABPb outputs (INS3_INT=H, see terminal M2) are driven to
the sync level, irrespective of the values on the data or BLANK inputs. Consequently, SYNC should remain low
for the whole duration of sync, which is in the case of a tri-level sync both the negative and positive portion (see
Figure 7).
SYNC_T
25
I
Sync tri-level control, active high. A rising edge on CLK latches SYNC_T. When asserted, a positive sync (higher
than blanking level) is generated when SYNC is low. When disabled, a negative sync (lower than blanking level)
is generated when SYNC is low. When generating a tri-level (negative-to-positive) sync, a L
→ H transition on
this signal positions the start of the positive transition. See Figure 6 for timing control.
The value on SYNC_T is ignored when SYNC is not asserted (high).
VREF
37
I/O
Voltage reference for DACs. An internal voltage reference of nominally 1.35 V is provided, which requires an
external 0.1
µF ceramic capacitor between VREF and AVSS. However, the internal reference can be overdriven
by an externally supplied reference voltage.
R/Pr
Register
ARPr
RPr[9:0]
DAC
G/Y
Register
B/Pb
Register
DAC
DAC
DVDD
Configuration
Control
SYNC/BLANK
Control
Bandgap
Reference
GY[9:0]
BPb[9:0]
CLK
M1
M2
AGY
ABPb
DVSS
COMP
VREF
AVDD AVSS
SYNC
BLANK
FSADJ
SYNC_T
Input
Formatter
Figure 1. THS8133 Block Diagram


类似零件编号 - THS8133_07

制造商部件名数据表功能描述
logo
Texas Instruments
THS8133A TI-THS8133A Datasheet
339Kb / 23P
[Old version datasheet]   TRIPLE 10-BIT, 80 MSPS VIDEO D/A CONVERTER WITH TRI-LEVEL SYNC GENERATION
THS8133ACPHP TI-THS8133ACPHP Datasheet
339Kb / 23P
[Old version datasheet]   TRIPLE 10-BIT, 80 MSPS VIDEO D/A CONVERTER WITH TRI-LEVEL SYNC GENERATION
THS8133ATQFP TI-THS8133ATQFP Datasheet
339Kb / 23P
[Old version datasheet]   TRIPLE 10-BIT, 80 MSPS VIDEO D/A CONVERTER WITH TRI-LEVEL SYNC GENERATION
THS8133BCPHP TI-THS8133BCPHP Datasheet
339Kb / 23P
[Old version datasheet]   TRIPLE 10-BIT, 80 MSPS VIDEO D/A CONVERTER WITH TRI-LEVEL SYNC GENERATION
THS8133CPHP TI-THS8133CPHP Datasheet
339Kb / 23P
[Old version datasheet]   TRIPLE 10-BIT, 80 MSPS VIDEO D/A CONVERTER WITH TRI-LEVEL SYNC GENERATION
More results

类似说明 - THS8133_07

制造商部件名数据表功能描述
logo
Texas Instruments
THS8133 TI-THS8133 Datasheet
339Kb / 23P
[Old version datasheet]   TRIPLE 10-BIT, 80 MSPS VIDEO D/A CONVERTER WITH TRI-LEVEL SYNC GENERATION
THS8134 TI-THS8134 Datasheet
346Kb / 24P
[Old version datasheet]   TRIPLE 8-BIT, 80 MSPS VIDEO D/A CONVERTER WITH TRI-LEVEL SYNC GENERATION
THS8135 TI-THS8135 Datasheet
342Kb / 23P
[Old version datasheet]   TRIPLE 10-BIT, 240 MSPS VIDEO DAC WITH TRI-LEVEL SYNC AND VIDEO (ITU-R.BT601) COMPLIANT FULL SCALE RANGE
logo
Cadeka Microcircuits LL...
TMC3003 CADEKA-TMC3003 Datasheet
200Kb / 12P
   Triple Video D/A Converter 10 bit, 80 Msps
TMC3033 CADEKA-TMC3033 Datasheet
216Kb / 12P
   Triple Video D/A Converter 10 bit, 80 Msps
logo
Fairchild Semiconductor
TMC3033 FAIRCHILD-TMC3033 Datasheet
119Kb / 12P
   Triple Video D/A Converter 10 bit, 80 Msps
logo
Texas Instruments
THS8134 TI1-THS8134_14 Datasheet
408Kb / 26P
[Old version datasheet]   TRIPLE 8-BIT, 80 MSPS VIDEO D/A CONVERTER
logo
Fairchild Semiconductor
TMC3533 FAIRCHILD-TMC3533 Datasheet
68Kb / 12P
   Triple Video D/A Converter 8 bit, 80 Msps, 3.3V
TMC3503 FAIRCHILD-TMC3503 Datasheet
69Kb / 14P
   Triple Video D/A Converter 8 bit, 80 Msps, 5V
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com