数据搜索系统,热门电子元器件搜索 |
|
AM49DL640BH85IT 数据表(PDF) 5 Page - SPANSION |
|
AM49DL640BH85IT 数据表(HTML) 5 Page - SPANSION |
5 / 63 page December 5, 2003 Am49DL640BH 3 ADV ANCE I N FO RMAT I O N TABLE OF CONTENTS Continuity of Specifications ...................................................... 1 Continuity of Ordering Part Numbers ....................................... 1 For More Information ................................................................ 1 This page left intentionally blank. . . . . . . . . . . . . 2 Product Selector Guide . . . . . . . . . . . . . . . . . . . . . 5 MCP Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . 5 Flash Memory Block Diagram. . . . . . . . . . . . . . . . 6 Connection Diagram . . . . . . . . . . . . . . . . . . . . . . . . 7 Special Package Handling Instructions .................................... 7 Pin Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 Logic Symbol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Ordering Information . . . . . . . . . . . . . . . . . . . . . . . 9 MCP Device Bus Operations . . . . . . . . . . . . . . . . . 9 Table 1. Device Bus Operations—Flash Word Mode, CIOf = VIH... 10 Table 2. Device Bus Operations—Flash Byte Mode, CIOf = VIL .... 11 Flash Device Bus Operations . . . . . . . . . . . . . . . 12 Word/Byte Configuration ........................................................ 12 Requirements for Reading Array Data ................................... 12 Writing Commands/Command Sequences ............................ 12 Accelerated Program Operation .......................................... 12 Autoselect Functions ........................................................... 12 Simultaneous Read/Write Operations with Zero Latency ....... 12 Standby Mode ........................................................................ 13 Automatic Sleep Mode ........................................................... 13 RESET#: Hardware Reset Pin ............................................... 13 Output Disable Mode .............................................................. 13 Table 3. Am29DL640H Sector Architecture ....................................14 Table 4. Bank Address ....................................................................17 Table 5. SecSi ™ Sector Addresses ...............................................17 Sector/Sector Block Protection and Unprotection .................. 18 Table 6. Am29DL640H Boot Sector/Sector Block Addresses for Pro- tection/Unprotection ........................................................................18 Write Protect (WP#) ................................................................ 18 Table 7. WP#/ACC Modes ..............................................................19 Temporary Sector Unprotect .................................................. 19 Figure 1. Temporary Sector Unprotect Operation........................... 19 Figure 2. In-System Sector Protect/Unprotect Algorithms .............. 21 SecSi™ (Secured Silicon) Sector Flash Memory Region ............................................................ 21 Hardware Data Protection ...................................................... 21 Low VCC Write Inhibit .......................................................... 22 Write Pulse “Glitch” Protection ............................................ 22 Logical Inhibit ...................................................................... 22 Power-Up Write Inhibit ......................................................... 22 Common Flash Memory Interface (CFI) . . . . . . . 22 Table 8. CFI Query Identification String .......................................... 22 System Interface String................................................................... 23 Table 10. Device Geometry Definition ............................................ 23 Table 11. Primary Vendor-Specific Extended Query ...................... 24 Flash Command Definitions . . . . . . . . . . . . . . . . 25 Reading Array Data ................................................................ 25 Reset Command ..................................................................... 25 Autoselect Command Sequence ............................................ 25 Enter SecSi™ Sector/Exit SecSi Sector Command Sequence .............................................................. 25 Byte/Word Program Command Sequence ............................. 26 Unlock Bypass Command Sequence .................................. 26 Figure 3. Program Operation ......................................................... 27 Chip Erase Command Sequence ........................................... 27 Sector Erase Command Sequence ........................................ 27 Erase Suspend/Erase Resume Commands ........................... 28 Figure 4. Erase Operation.............................................................. 28 Table 12. Am29DL640H Command Definitions .............................. 29 Flash Write Operation Status . . . . . . . . . . . . . . . 30 DQ7: Data# Polling ................................................................. 30 Figure 5. Data# Polling Algorithm .................................................. 30 RY/BY#: Ready/Busy# ............................................................ 31 DQ6: Toggle Bit I .................................................................... 31 Figure 6. Toggle Bit Algorithm........................................................ 31 DQ2: Toggle Bit II ................................................................... 32 Reading Toggle Bits DQ6/DQ2 ............................................... 32 DQ5: Exceeded Timing Limits ................................................ 32 DQ3: Sector Erase Timer ....................................................... 32 Table 13. Write Operation Status ................................................... 33 Absolute Maximum Ratings . . . . . . . . . . . . . . . . 34 Figure 7. Maximum Negative Overshoot Waveform ...................... 34 Figure 8. Maximum Positive Overshoot Waveform........................ 34 ESD IMMUNITY . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 Flash DC Characteristics . . . . . . . . . . . . . . . . . . 35 CMOS Compatible .................................................................. 35 pSRAM DC & Operating Characteristics ................................ 36 Figure 9. ICC1 Current vs. Time (Showing Active and Automatic Sleep Currents) ............................................................. 37 Figure 10. Typical ICC1 vs. Frequency ........................................... 37 Test Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . 38 Figure 11. Test Setup.................................................................... 38 Figure 12. Input Waveforms and Measurement Levels ................. 38 pSRAM AC Characteristics . . . . . . . . . . . . . . . . . 39 CE#s Timing ........................................................................... 39 Figure 13. Timing Diagram for Alternating Between Pseudo SRAM to Flash................................................... 39 Read-Only Operations ........................................................... 40 Figure 14. Read Operation Timings ............................................... 40 Hardware Reset (RESET#) .................................................... 41 Figure 15. Reset Timings ............................................................... 41 Word/Byte Configuration (CIOf) .............................................. 42 Figure 16. CIOf Timings for Read Operations................................ 42 Figure 17. CIOf Timings for Write Operations................................ 42 Erase and Program Operations .............................................. 43 Figure 18. Program Operation Timings.......................................... 44 Figure 19. Accelerated Program Timing Diagram .......................... 44 Figure 20. Chip/Sector Erase Operation Timings .......................... 45 Figure 21. Back-to-back Read/Write Cycle Timings ...................... 46 Figure 22. Data# Polling Timings (During Embedded Algorithms). 46 Figure 23. Toggle Bit Timings (During Embedded Algorithms)...... 47 Figure 24. DQ2 vs. DQ6................................................................. 47 Temporary Sector Unprotect .................................................. 48 Figure 25. Temporary Sector Unprotect Timing Diagram .............. 48 Figure 26. Sector/Sector Block Protect and Unprotect Timing Diagram ............................................................. 49 Alternate CE#f Controlled Erase and Program Operations .... 50 Figure 27. Flash Alternate CE#f Controlled Write (Erase/Program) Operation Timings.......................................................................... 51 Read Cycle ............................................................................. 52 Figure 28. Psuedo SRAM Read Cycle........................................... 52 Figure 29. Page Read Timing ........................................................ 53 |
类似零件编号 - AM49DL640BH85IT |
|
类似说明 - AM49DL640BH85IT |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |