数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

AT84XCS001TP 数据表(PDF) 2 Page - ATMEL Corporation

部件名 AT84XCS001TP
功能描述  10-BIT 1:2/4 2.2GHz LVDS DMUX
Download  8 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  ATMEL [ATMEL Corporation]
网页  http://www.atmel.com
标志 ATMEL - ATMEL Corporation

AT84XCS001TP 数据表(HTML) 2 Page - ATMEL Corporation

  AT84XCS001TP Datasheet HTML 1Page - ATMEL Corporation AT84XCS001TP Datasheet HTML 2Page - ATMEL Corporation AT84XCS001TP Datasheet HTML 3Page - ATMEL Corporation AT84XCS001TP Datasheet HTML 4Page - ATMEL Corporation AT84XCS001TP Datasheet HTML 5Page - ATMEL Corporation AT84XCS001TP Datasheet HTML 6Page - ATMEL Corporation AT84XCS001TP Datasheet HTML 7Page - ATMEL Corporation AT84XCS001TP Datasheet HTML 8Page - ATMEL Corporation  
Zoom Inzoom in Zoom Outzoom out
 2 / 8 page
background image
2
AT84CS001
5402AS–BDC–11/04
Description
The AT84CS001 is a monolithic high-speed demultiplexer (DMUX) using high-speed
Atmel technology.
It enables the user to lower a 10-bit stream of 2.2 Gsps maximum by a factor of two or
four. One can obtain a 1:8 ratio by using two interleaved AT84CS001 devices. The max-
imum input data rate is 2.2 Gsps in both 1:2 and 1:4 ratios.
The AT84CS001 DMUX is capable of processing an 11-bit data flow. The additional
11th bit (IOR/IORN) may be connected for example to the out-of-range bit of a 10-bit
ADC.
The input and output clocks as well as the input and output data are LVDS-compatible.
Digital inputs are 100
Ω differentially terminated on chip. Digital output buffers shall be
terminated by a 100
Ω differential ASIC load.
The improved architecture of the DMUX facilitates interfacing with high-speed ADCs
operating at up to 2.2 Gsps. No tuning of the delay between the data and clock paths
should be necessary since the data and clock paths are internally matched over the fre-
quency and specified temperature range.
However, in the case of misalignment or skews between the external clock path and the
data path, a fine delay tuning cell has been provided. Tuning may be requested for rates
exceeding 2 GHz, where the data skews are more sensitive. This tunable delay cell is
integrated in serial with the clock input. The delay is controlled by means of the CLK-
DACTRL analog control input. The tunable delay ranges from -250 ps to 250 ps for
CLKDACTRL varying from V
CCD/3 to (2 × VCCD)/3.
Two modes can be selected for the clock input (CLK and CLK/2) and the clock output
(DR and DR/2):
CLK and DR mode: only the rising edges of the input (CLK,CLKN) and output (DR,
DRN) clocks are active. The input (or output) clock rate remains the same as the
input or output data rate.
CLK/2 and DR/2 mode: both the rising and falling edges of the input (CLK,CLKN)
and output (DR, DRN) clocks are active. The input (or output) clock rate is half the
input or output data rate.
The data outputs can be received at the DMUX output in two different modes:
Staggered: even and odd bits are output with half a data period delay
Simultaneous: even and odd bits are output at the same time
The AT84CS001 DMUX is started by the ASYNCRST control input that acts as a master
asynchronous reset for the device. Once resetted, there is no loss of synchronization
over an indefinite time period, therefore no additional incoming synchronous reset signal
is required.
The power consumption of the AT84CS001 is 2.6W and can be reduced by approxi-
mately 60% of its nominal value by means of the SLEEP control input.
A standalone delay cell is provided. It features a typical 500 ps tuning range (± 250 ps
around the center value of DACTRL analog control input).
A Built-in Self Test (BIST) is implemented for rapid debugging of the DMUX.
Die junction temperature monitoring is possible by sensing the voltage drop across a
diode implemented close to the die’s hot point after forcing a 1 mA bias current.
The AT84CS001 DMUX is a companion chip designed to fit perfectly with all of Atmel’s
high-speed ADCs.


类似零件编号 - AT84XCS001TP

制造商部件名数据表功能描述
logo
ATMEL Corporation
AT84XAD001BTD ATMEL-AT84XAD001BTD Datasheet
1Mb / 60P
   Dual 8-bit 1 Gsps ADC
AT84XAS003TP ATMEL-AT84XAS003TP Datasheet
157Kb / 8P
   10-bit 1.5 Gsps ADC With 1:4 DMUX
More results

类似说明 - AT84XCS001TP

制造商部件名数据表功能描述
logo
ATMEL Corporation
TS81102G0 ATMEL-TS81102G0 Datasheet
332Kb / 38P
   DMUX 8-/10-bit 2 GHz 1:4/8
AT84AS003 ATMEL-AT84AS003 Datasheet
157Kb / 8P
   10-bit 1.5 Gsps ADC With 1:4 DMUX
logo
Maxim Integrated Produc...
MAX9235 MAXIM-MAX9235 Datasheet
128Kb / 11P
   10-Bit LVDS Serializer
Rev 0; 7/07
MAX9206 MAXIM-MAX9206 Datasheet
179Kb / 12P
   10-Bit Bus LVDS Deserializers
Rev 0; 8/01
MAX9205 MAXIM-MAX9205_14 Datasheet
175Kb / 13P
   10-Bit Bus LVDS Serializers
Rev 2; 10/12
MAX9206 MAXIM-MAX9206_10 Datasheet
324Kb / 12P
   10-Bit Bus LVDS Deserializers
Rev 2; 11/10
MAX9206 MAXIM-MAX9206_07 Datasheet
205Kb / 13P
   10-Bit Bus LVDS Deserializers
Rev 1; 12/07
MAX9205 MAXIM-MAX9205_10 Datasheet
320Kb / 13P
   10-Bit Bus LVDS Serializers
Rev 1; 11/10
MAX9205 MAXIM-MAX9205 Datasheet
180Kb / 13P
   10-Bit Bus LVDS Serializers
Rev 0; 5/01
logo
Micrel Semiconductor
SY89474U MICREL-SY89474U_10 Datasheet
424Kb / 11P
   Precision LVDS 2:1 Multiplexer with 1:2
More results


Html Pages

1 2 3 4 5 6 7 8


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com