数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

LTC2622 数据表(PDF) 25 Page - Linear Technology

部件名 LTC2622
功能描述  Octal, 12-Bit Sign, 1.5Msps/Ch Simultaneous Sampling ADC
Download  32 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  LINER [Linear Technology]
网页  http://www.linear.com
标志 LINER - Linear Technology

LTC2622 数据表(HTML) 25 Page - Linear Technology

Back Button LTC2622 Datasheet HTML 21Page - Linear Technology LTC2622 Datasheet HTML 22Page - Linear Technology LTC2622 Datasheet HTML 23Page - Linear Technology LTC2622 Datasheet HTML 24Page - Linear Technology LTC2622 Datasheet HTML 25Page - Linear Technology LTC2622 Datasheet HTML 26Page - Linear Technology LTC2622 Datasheet HTML 27Page - Linear Technology LTC2622 Datasheet HTML 28Page - Linear Technology LTC2622 Datasheet HTML 29Page - Linear Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 25 / 32 page
background image
LTC2320-12
25
Rev B
For more information www.analog.com
APPLICATIONS INFORMATION
the SCK pin to achieve 1.5Msps throughput using all eight
SDO outputs. In DDR mode (SDR/DDR Pin 23 = OVDD),
each input edge of SCK shifts the conversion result MSB
first onto the SDO pins. A 50MHz external clock must be
applied at the SCK pin to achieve 1.5Msps throughput
using all eight SDO1 through SDO8 outputs.
CLKOUT Serial Data Clock Output
The CLKOUT output provides a skew-matched clock to
latch the SDO output at the receiver. The timing skew
of the CLKOUT and SDO outputs are matched. For high
throughput applications, using CLKOUT instead of SCK to
capture the SDO output eases timing requirements at the
receiver. For low throughput speed applications, CLKOUT
can be disabled by tying Pin 34 to OVDD.
Nap/Sleep Modes
Nap mode is a method to save power without sacrificing
power-up delays for subsequent conversions. Sleep mode
has substantial power savings, but a power-up delay is
incurred to allow the reference and power systems to
become valid. To enter nap mode on the LTC2320-12,
the SCK signal must be held high or low and a series of
two CNV pulses must be applied. This is the case for both
CMOS and LVDS modes. The second rising edge of CNV
initiates the nap state. The nap state will persist until either
asinglerisingedgeofSCKisapplied,orfurtherCNVpulses
are applied. The SCK rising edge will put the LTC2320-12
back into the operational (full-power) state. When in nap
mode, two additional pulses will put the LTC2320-12 in
sleep mode. When configured for CMOS I/O operation, a
single rising edge of SCK can return the LTC2320-12 into
operational mode. A 10ms delay is necessary after exiting
sleep mode to allow the reference buffer to recharge the
external filter capacitor. In LVDS mode, exit sleep mode
by supplying a fifth CNV pulse. The fifth pulse will return
the LTC2320-12 to operational mode, and further SCK
pulses will keep the part from re-entering nap and sleep
modes. The fifth SCK pulse also works in CMOS mode
as a method to exit sleep. In the absence of SCK pulses,
repetitive CNV pulses will cycle the LTC2320-12 between
operational, nap and sleep modes indefinitely.
Refer to the timing diagrams in Figure  18, Figure  19,
Figure 20 and Figure 21 for more detailed timing informa-
tion about sleep and nap modes.
Figure 18. CMOS and LVDS Mode NAP and WAKE Using SCK
FULL POWER MODE
1
2
CNV
SCK
HOLD STATIC HIGH OR LOW
NAP MODE
SDO1 – 8
WAKE ON 1ST SCK EDGE
Z
Z
232012 F18


类似零件编号 - LTC2622

制造商部件名数据表功能描述
logo
Linear Technology
LTC2622 LINER-LTC2622 Datasheet
346Kb / 16P
   Dual 16-/14-/12-Bit Rail-to-Rail DACs in 8-Lead MSOP
LTC2622 LINER-LTC2622 Datasheet
584Kb / 24P
   Dual 12-/10-/8-Bit I2C VOUT DACs with 10ppm/째C Reference
LTC2622 LINER-LTC2622 Datasheet
306Kb / 16P
   Dual 16-/14-/12-Bit Rail-to-Rail DACs in 8-Lead MSOP
LTC2622 LINER-LTC2622 Datasheet
885Kb / 26P
   16-Bit, 5Msps Differential Input ADC with Wide Input Common Mode Range
LTC2622 LINER-LTC2622 Datasheet
2Mb / 26P
   Dual, 16-Bit, 2Msps Differential Input ADC with Wide Input Common Mode Range
More results

类似说明 - LTC2622

制造商部件名数据表功能描述
logo
Linear Technology
LTC2351-12 LINER-LTC2351-12 Datasheet
278Kb / 20P
   6 Channel, 12-Bit, 1.5Msps Simultaneous Sampling ADC with Shutdown
LTC2351-12 LINER-LTC2351-12_15 Datasheet
235Kb / 20P
   6 Channel, 12-Bit, 1.5Msps Simultaneous Sampling ADC With Shutdown
LTC2351-14 LINER-LTC2351-14 Datasheet
289Kb / 20P
   Channel, 14-Bit, 1.5Msps Simultaneous Sampling ADC with Shutdown
LTC2351-14 LINER-LTC2351-14_15 Datasheet
244Kb / 20P
   6-Channel, 14-Bit, 1.5Msps Simultaneous Sampling ADC with Shutdown
logo
Analog Devices
AD7771 AD-AD7771 Datasheet
357Kb / 14P
   8-Ch, 24-Bit Simultaneous Sampling ADC
logo
Linear Technology
LTC2325-16 LINER-LTC2325-16 Datasheet
1Mb / 30P
   Quad, 16-Bit, 5Msps/Ch Simultaneous Sampling ADC
logo
Analog Devices
AD7862ANZ-10 AD-AD7862ANZ-10 Datasheet
331Kb / 16P
   Simultaneous Sampling Dual 250 kSPS 12-Bit ADC
REV. 0
AD7862ARSZ-10 AD-AD7862ARSZ-10 Datasheet
417Kb / 16P
   Simultaneous Sampling Dual 250 kSPS 12-Bit ADC
REV. 0
AD7262 AD-AD7262_17 Datasheet
881Kb / 33P
   1 MSPS, 12-Bit, Simultaneous Sampling SAR ADC
AD7862ARZ-10 AD-AD7862ARZ-10 Datasheet
417Kb / 16P
   Simultaneous Sampling Dual 250 kSPS 12-Bit ADC
REV. 0
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com