数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

GS8182D09BGD-333 数据表(PDF) 10 Page - GSI Technology

部件名 GS8182D09BGD-333
功能描述  18Mb SigmaQuad-IITM Burst of 4 SRAM
Download  36 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  GSI [GSI Technology]
网页  http://www.gsitechnology.com
标志 GSI - GSI Technology

GS8182D09BGD-333 数据表(HTML) 10 Page - GSI Technology

Back Button GS8182D09BGD-333 Datasheet HTML 6Page - GSI Technology GS8182D09BGD-333 Datasheet HTML 7Page - GSI Technology GS8182D09BGD-333 Datasheet HTML 8Page - GSI Technology GS8182D09BGD-333 Datasheet HTML 9Page - GSI Technology GS8182D09BGD-333 Datasheet HTML 10Page - GSI Technology GS8182D09BGD-333 Datasheet HTML 11Page - GSI Technology GS8182D09BGD-333 Datasheet HTML 12Page - GSI Technology GS8182D09BGD-333 Datasheet HTML 13Page - GSI Technology GS8182D09BGD-333 Datasheet HTML 14Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 36 page
background image
GS8182D08/09/18/36BD-400/375/333/300/250/200/167
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.03d 11/2011
10/36
© 2007, GSI Technology
Special Functions
Byte Write and Nybble Write Control
Byte Write Enable pins are sampled at the same time that Data In is sampled. A high on the Byte Write Enable pin associated with
a particular byte (e.g., BW0 controls D0–D8 inputs) will inhibit the storage of that particular byte, leaving whatever data may be
stored at the current address at that byte location undisturbed. Any or all of the Byte Write Enable pins may be driven high or low
during the data in sample times in a write sequence.
Each write enable command and write address loaded into the RAM provides the base address for a 4 beat data transfer. The x18
version of the RAM, for example, may write 72 bits in association with each address loaded. Any 9-bit byte may be masked in any
write sequence.
Nybble Write (4-bit) control is implemented on the 8-bit-wide version of the device. For the x8 version of the device, “Nybble
Write Enable” and “NBx” may be substituted in all the discussion above.
Example x18 RAM Write Sequence using Byte Write Enables
Data In Sample Time
BW0
BW1
D0–D8
D9–D17
Beat 1
0
1
Data In
Don’t Care
Beat 2
1
0
Don’t Care
Data In
Beat 3
0
0
Data In
Data In
Beat 4
1
0
Don’t Care
Data In
Resulting Write Operation
Byte 1
D0–D8
Byte 2
D9–D17
Byte 1
D0–D8
Byte 2
D9–D17
Byte 1
D0–D8
Byte 2
D9–D17
Byte 1
D0–D8
Byte 2
D9–D17
Written
Unchanged
Unchanged
Written
Written
Written
Unchanged
Written
Beat 1
Beat 2
Beat 3
Beat 4
Output Register Control
SigmaQuad-II SRAMs offer two mechanisms for controlling the output data registers. Typically, control is handled by the Output
Register Clock inputs, C and C. The Output Register Clock inputs can be used to make small phase adjustments in the firing of the
output registers by allowing the user to delay driving data out as much as a few nanoseconds beyond the next rising edges of the K
and K clocks. If the C and C clock inputs are tied high, the RAM reverts to K and K control of the outputs, allowing the RAM to
function as a conventional pipelined read SRAM.


类似零件编号 - GS8182D09BGD-333

制造商部件名数据表功能描述
logo
GSI Technology
GS8182D09BGD-400 GSI-GS8182D09BGD-400 Datasheet
726Kb / 36P
   18Mb SigmaQuad-IITM 18Mb SigmaQuad-IITM
More results

类似说明 - GS8182D09BGD-333

制造商部件名数据表功能描述
logo
GSI Technology
GS8182D08BD-167I GSI-GS8182D08BD-167I Datasheet
726Kb / 36P
   18Mb SigmaQuad-IITM Burst of 4 SRAM
GS8182Q18BD-300M GSI-GS8182Q18BD-300M Datasheet
446Kb / 35P
   18Mb SigmaQuad-IITM Burst of 2 SRAM
GS8182Q36BGD-167 GSI-GS8182Q36BGD-167 Datasheet
738Kb / 36P
   18Mb SigmaQuad-IITM Burst of 2 SRAM
GS8182Q09BD-200I GSI-GS8182Q09BD-200I Datasheet
738Kb / 36P
   18Mb SigmaQuad-IITM Burst of 2 SRAM
GS8182Q36BD-167I GSI-GS8182Q36BD-167I Datasheet
738Kb / 36P
   18Mb SigmaQuad-IITM Burst of 2 SRAM
GS8180D18D GSI-GS8180D18D Datasheet
848Kb / 28P
   18Mb Burst of 4 SigmaQuad SRAM
GS82582D36E-375 GSI-GS82582D36E-375 Datasheet
529Kb / 30P
   288Mb SigmaQuad-IITM Burst of 4 SRAM
GS8180DV18D GSI-GS8180DV18D Datasheet
847Kb / 28P
   18Mb Burst of 4 SigmaQuad SRAM
GS82582D18GE-333I GSI-GS82582D18GE-333I Datasheet
529Kb / 30P
   288Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342D08BGD-250 GSI-GS8342D08BGD-250 Datasheet
580Kb / 34P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com