数据搜索系统,热门电子元器件搜索 |
|
DAC38RF90IAAVR 数据表(PDF) 10 Page - Texas Instruments |
|
|
DAC38RF90IAAVR 数据表(HTML) 10 Page - Texas Instruments |
10 / 155 page 10 DAC38RF80, DAC38RF83, DAC38RF84 DAC38RF85, DAC38RF90, DAC38RF93 SLASEA3A – DECEMBER 2016 – REVISED FEBRUARY 2017 www.ti.com DAC38RF83 DAC38RF93 Submit Documentation Feedback Copyright © 2016–2017, Texas Instruments Incorporated Pin Functions - DAC38RF80,DAC38RF90,DAC38RF84 (continued) PIN I/O DESCRIPTION NAME NO. SYNC1- C6 O Synchronization request to transmitter for JESD204B link 1, LVDS negative output. SYSREF+ A3 I LVPECL SYSREF positive input. This positive/negative pair is captured with the rising edge of DACCLKP/N. It is used for multiple DAC synchronization. SYSREF- A4 I LVPECL SYSREF negative input. (See the SYSREF description) TCLK K4 I JTAG test clock. Internal pull-down TDI H4 I JTAG test data in. Internal pull-up TDO J4 O JTAG test data out. Internal pull-up TESTMODE K3 I This pin is used for factory testing. Recommended to connect to ground. TMS K5 I JTAG test mode select. Internal pull-up TRST J5 I JTAG test reset. Must be connected to ground if not used. Internal pull-up TXENABLE K6 I Transmit enable active high input. Internal pull-down. To enable analog output data transmission, pull the CMOS TXENABLE pin to high. To disable analog output, pull CMOS TXENABLE pin to low. The DAC output is forced to midscale. VDDA1 F11, J11 I Analog 1V supply voltage. VDDA18 G11, H11 I Analog 1.8V supply voltage. (1.8 V) VDDPLL1 D8, E8 I Analog 1V supply for PLL. VDDAPLL18 B9, B10 I PLL analog supply voltage. (1.8 V) VDDAVCO18 D9, E9 I Analog supply voltage for VCO (1.8 V) VDDCLK1 G9, H9 I Internal clock buffer supply voltage (1 V) It is recommended to isolate this supply from VDDDIG1 and VDDA1. VDDL1_1 G8, H8 I DAC core supply voltage. (1 V) VDDL2_1 G10, H10 I DAC core supply voltage. (1 V) VDDDIG1 A5, B5, C5, D5, D7, E3, E4, E5, E6, F4, F5, G4, G5 I Digital supply voltage. (1 V) It is recommended to isolate this supply from VDDCLK1 and VDDA1. VDDE1 F7, H7, G6, J6 I Digital Encoder supply voltage (1 V). Must be separated from VDDDIG1 on new substrate device VDDIO18 H5 I Supply voltage for all digital I/O and CMOS I/O. VDDOUT18 G12, H12 I DAC supply voltage (1.8 V) VDDR18 H2, J2 I Supply voltage for SerDes. (1.8 V) VDDS18 B3, B4 I Supply voltage for LVDS SYNC0+/- and SYNC1+/- (1.8V) VDDT1 H3, J3 I Supply voltage for SerDes termination. (1 V) VDDTX1 B6 I Supply voltage for divided clock output. (1 V) VDDTX18 B7 I Supply voltage for divided clock output. (1.8 V) VEE18N D10, E10, K10, L10 I Analog supply voltage. (-1.8 V) VOUT1 K12 O DAC channel 1 single ended output. VOUT2 E12 O DAC channel 2 single ended output. Leave pin floating in DAC38RF84 VSENSE D4 I Test pin for on chip parametrics. Can be left floating. VSSCLK A8, A11, B8, B11, B12, F8, F9, F10, J8, J9, J10 - Clock ground. |
类似零件编号 - DAC38RF90IAAVR |
|
类似说明 - DAC38RF90IAAVR |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |