数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

AD8328ARQ-REEL 数据表(PDF) 4 Page - Analog Devices

部件名 AD8328ARQ-REEL
功能描述  5 V Upstream Cable Line Driver
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  AD [Analog Devices]
网页  http://www.analog.com
标志 AD - Analog Devices

AD8328ARQ-REEL 数据表(HTML) 4 Page - Analog Devices

  AD8328ARQ-REEL Datasheet HTML 1Page - Analog Devices AD8328ARQ-REEL Datasheet HTML 2Page - Analog Devices AD8328ARQ-REEL Datasheet HTML 3Page - Analog Devices AD8328ARQ-REEL Datasheet HTML 4Page - Analog Devices AD8328ARQ-REEL Datasheet HTML 5Page - Analog Devices AD8328ARQ-REEL Datasheet HTML 6Page - Analog Devices AD8328ARQ-REEL Datasheet HTML 7Page - Analog Devices AD8328ARQ-REEL Datasheet HTML 8Page - Analog Devices AD8328ARQ-REEL Datasheet HTML 9Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 16 page
background image
REV. 0
–4–
AD8328
ABSOLUTE MAXIMUM RATINGS
*
Supply Voltage VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 V
Input Voltage
VIN+, VIN– . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.5 V p-p
DATEN, SDATA, CLK,
SLEEP, TXEN . . . . . . . . . . . . . . . . . . . . –0.8 V to +5.5 V
Internal Power Dissipation
QSOP, LFCSP . . . . . . . . . . . . . . . . . . . . . . . . . . . 700 mW
Operating Temperature Range . . . . . . . . . . . –40
°C to +85°C
Storage Temperature Range . . . . . . . . . . . . –65
°C to +150°C
Lead Temperature, Soldering 60 seconds . . . . . . . . . . 300
°C
*Stresses above those listed under Absolute Maximum Ratings may cause perma-
nent damage to the device. This is a stress rating only; functional operation of the
device at these or any other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect device reliability.
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection. Although
the AD8328 features proprietary ESD protection circuitry, permanent damage may occur on
devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are
recommended to avoid performance degradation or loss of functionality.
PIN CONFIGURATIONS
ORDERING GUIDE
Model
Temperature Range
Package Description
θ
JA
Package Option
AD8328ARQ
–40
°C to +85°C
20-Lead QSOP
83.2
°C/W1
RQ-20
AD8328ARQ-REEL
–40
°C to +85°C
20-Lead QSOP
83.2
°C/W1
RQ-20
AD8328ARQ-EVAL
Evaluation Board
AD8328ACP
–40
°C to +85°C
20-Lead LFCSP
30.4
°C/W2
CP-20
AD8328ACP-REEL
–40
°C to +85°C
20-Lead LFCSP
30.4
°C/W2
CP-20
AD8328ACP-EVAL
Evaluation Board
1Thermal Resistance measured on SEMI standard 4-layer board.
2Thermal Resistance measured on SEMI standard 4-layer board, paddle soldered to board.
20-Lead
QSOP
TOP VIEW
(Not to Scale)
20
19
18
17
16
15
14
13
12
11
1
2
3
4
5
6
7
8
9
10
AD8328
TXEN
SDATA
VCC
CLK
VIN+
SLEEP
BYP
NC
VOUT+
NC = NO CONNECT
GND
GND
GND
VIN–
GND
RAMP
VOUT
GND
VCC
DATEN
GND
20-Lead
LFCSP
TOP VIEW
(Not to Scale)
AD8328
1
2
3
4
5
15
14
13
12
11
16
17
20 19 18
6
789
10
GND
GND
GND
VIN+
VIN–
RAMP
VOUT+
VOUT
BYP
NC
PIN FUNCTION DESCRIPTIONS
Pin No.
Pin No.
20-Lead
20-Lead
LFCSP
QSOP
Mnemonic
Description
1 ,2, 5,
1, 3, 4, 7,
GND
Common External Ground Reference
9, 18, 19
11, 20
17, 20
2, 19
VCC
Common Positive External Supply Voltage. A 0.1
µF capacitor must decouple each pin.
35
VIN+
Noninverting Input. DC-biased to approximately VCC/2. Should be ac-coupled with a 0.1
µF capacitor.
46
VIN–
Inverting Input. DC-biased to approximately VCC/2. Should be ac-coupled with a 0.1
µF capacitor.
68
DATEN
Data Enable Low Input. This port controls the 8-bit parallel data latch and shift register. A Logic 0-to-1
transition transfers the latched data to the attenuator core (updates the gain) and simultaneously
inhibits serial data transfer into the register. A 1-to-0 transition inhibits the data latch (holds the previous
gain state) and simultaneously enables the register for serial data load.
79
SDATA
Serial Data Input. This digital input allows for an 8-bit serial (gain) word to be loaded into the internal
register with the MSB (most significant bit) first.
810CLK
Clock Input. The clock port controls the serial attenuator data transfer rate to the 8-bit master-slave
register. A Logic 0-to-1 transition latches the data bit and a 1-to-0 transfers the data bit to the slave.
This requires the input serial data-word to be valid at or before this clock transition.
10
12
SLEEP
Low Power Sleep Mode. In the Sleep mode, the AD8328’s supply current is reduced to 20
µA. A Logic 0
powers down the part (High ZOUT State), and a Logic 1 powers up the part.
12
14
BYP
Internal Bypass. This pin must be externally ac-coupled (0.1
µF capacitor).
13
15
VOUT–
Negative Output Signal
14
16
VOUT+
Positive Output Signal
15
17
RAMP
External RAMP Capacitor (optional)
16
18
TXEN
Logic 0 disables forward transmission. Logic 1 enables forward transmission.


类似零件编号 - AD8328ARQ-REEL

制造商部件名数据表功能描述
logo
Analog Devices
AD8328ARQ-REEL AD-AD8328ARQ-REEL Datasheet
675Kb / 20P
   5 V Upstream Cable Line Driver
REV. A
More results

类似说明 - AD8328ARQ-REEL

制造商部件名数据表功能描述
logo
Analog Devices
AD8328 AD-AD8328_05 Datasheet
675Kb / 20P
   5 V Upstream Cable Line Driver
REV. A
AD8328 AD-AD8328_15 Datasheet
538Kb / 20P
   5 V Upstream Cable Line Driver
REV. A
AD8324 AD-AD8324_05 Datasheet
420Kb / 16P
   3.3 V Upstream Cable Line Driver
REV. A
AD8324 AD-AD8324_15 Datasheet
382Kb / 16P
   3.3 V Upstream Cable Line Driver
REV. B
AD8324 AD-AD8324 Datasheet
516Kb / 16P
   3.3 V Upstream Cable Line Driver
REV. 0
AD45048 AD-AD45048_15 Datasheet
160Kb / 8P
   Rail-to-Rail Upstream ADSL Line Driver
REV. A
AD45048 AD-AD45048 Datasheet
153Kb / 8P
   Rail-to-Rail Upstream ADSL Line Driver
REV. A
logo
Maxim Integrated Produc...
MAX3532 MAXIM-MAX3532 Datasheet
84Kb / 8P
   Upstream CATV Driver Amplifier
Rev 1; 6/98
logo
ON Semiconductor
MC10EL89 ONSEMI-MC10EL89_16 Datasheet
146Kb / 6P
   5V ECL Coaxial Cable Driver
July, 2016 ??Rev. 10
MC10EP116 ONSEMI-MC10EP116_06 Datasheet
173Kb / 11P
   3.3 V / 5 V Hex Differential Line Receiver/Driver
December, 2006 ??Rev. 11
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com