数据搜索系统,热门电子元器件搜索 |
|
AD6635 数据表(PDF) 10 Page - Analog Devices |
|
AD6635 数据表(HTML) 10 Page - Analog Devices |
10 / 60 page REV. 0 –10– AD6635 MICROPROCESSOR PORT TIMING CHARACTERISTICS1, 2 Test AD6635BB Parameter (Conditions) Temp Level Min Typ Max Unit MICROPROCESSOR PORT, MODE MNM (MODE = 0) MODE INM WRITE TIMING tSC Control 3 to ≠CLKn Setup Time Full IV 2.0 ns tHC Control 3 to ≠CLKn Hold Time Full IV 2.5 ns tHWR WR(RW) to RDY(DTACK) Hold Time Full IV 7.0 ns tSAM Address/Data to WR(RW) Setup Time Full IV 3.0 ns tHAM Address/Data to RDY( DTACK) Hold Time Full IV 5.0 ns tDRDY WR(RW) to RDY(DTACK) Delay Full IV 8.0 ns tACC WR(RW) to RDY(DTACK) High Delay Full IV 4 tCLK 5 tCLK 9 tCLK ns MODE INM READ TIMING tSC Control 3 to ≠CLKn Setup Time Full IV 5.0 ns tHC Control 3 to ≠CLKn Hold Time Full IV 2.0 ns tSAM Address to RD(DS) Setup Time Full IV 0.0 ns tHAM Address to Data Hold Time Full IV 5.0 ns tDRDY RD(DS) to RDY(DTACK) Delay Full IV 8.0 ns tACC RD(DS) to RDY(DTACK) High Delay Full IV 8 tCLK 10 tCLK 13 tCLK ns MICROPROCESSOR PORT, MODE MNM (MODE = 1) MODE MNM WRITE TIMING tSC Control 3 to ≠CLKn Setup Time Full IV 2.0 ns tHC Control 3 to ≠CLKn Hold Time Full IV 2.5 ns tHDS DS(RD) to DTACK(RDY) Hold Time Full IV 8.0 ns tHRW RW( WR) to DTACK(RDY) Hold Time Full IV 7.0 ns tSAM Address/Data to RW( WR) Setup Time Full IV 3.0 ns tHAM Address/Data to RW( WR) Hold Time Full IV 5.0 ns tDDTACK DS(RD) to DTACK(RDY) Delay Full IV 8.0 ns tACC RW( WR) to DTACK(RDY) Low Delay Full IV 4 tCLK 5 tCLK 9 tCLK ns MODE MNM READ TIMING tSC Control 3 to ≠CLKn Setup Time Full IV 5.0 ns tHC Control 3 to ≠CLKn Hold Time Full IV 2.0 ns tHDS DS(RD) to DTACK(RDY) Hold Time Full IV 8.0 ns tSAM Address to DS(RD) Setup Time Full IV 0.0 ns tHAM Address to Data Hold Time Full IV 5.0 ns tDDTACK DS(RD) to DTACK(RDY) Delay Full IV 8.0 ns tACC DS(RD) to DTACK(RDY) Low Delay Full IV 8 tCLK 10 tCLK 13 tCLK ns NOTES 1All Timing Specifications valid over VDD range of 2.25 V to 2.75 V, and VDDIO range of 3.0 V to 3.6 V. 2C LOAD = 40 pF on all outputs unless otherwise specified. 3Specification pertains to control signals: R/W, ( WR), DS, (RD), CS0, CS1. Specifications subject to change without notice. |
类似零件编号 - AD6635_15 |
|
类似说明 - AD6635_15 |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |