数据搜索系统,热门电子元器件搜索 |
|
CDC2509BPW 数据表(PDF) 7 Page - Texas Instruments |
|
CDC2509BPW 数据表(HTML) 7 Page - Texas Instruments |
7 / 14 page CDC2509B 3.3V PHASELOCK LOOP CLOCK DRIVER SCAS613C − SEPTEMBER 1998 − REVISED DECEMBER 2004 7 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 TYPICAL CHARACTERISTICS PHASE ADJUSTMENT SLOPE AND PHASE ERROR vs LUMPED FEEDBACK CAPACITANCE AT FBIN 0 5 10 15 20 25 30 35 40 45 50 VCC = 3.3 V fc = 100 MHz CLY = 30 pF TA = 25°C Phase Error Measured from CLK to Y CLF − Lumped Feedback Capacitance at FBIN − pF 20 0 −10 −20 −30 10 40 50 −40 −50 30 100 0 −50 −100 −150 50 200 250 −200 −250 150 Phase Error Phase Adjustment Slope Figure 3 PHASE ERROR vs CLOCK FREQUENCY 300 200 100 −100 35 45 55 65 75 85 95 105 115 125 0 400 VCC = 3.3 V CLY = CLF = 30 pF TA = 25°C Phase Error Measured from CLK to FBIN fc − Clock Frequency − MHz Figure 4 NOTES: A. CLY = Lumped capacitive load at Y B. CLF = Lumped feedback capacitance at FBIN |
类似零件编号 - CDC2509BPW |
|
类似说明 - CDC2509BPW |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |