数据搜索系统,热门电子元器件搜索 |
|
ADV7120KP50 数据表(PDF) 5 Page - Analog Devices |
|
ADV7120KP50 数据表(HTML) 5 Page - Analog Devices |
5 / 12 page ADV7120 REV. B –5– PIN FUNCTION DESCRIPTION Pin Mnemonic Function BLANK Composite blank control input (TTL compatible). A logic zero on this control input drives the analog out- puts, IOR, IOB and IOG, to the blanking level. The BLANK signal is latched on the rising edge of CLOCK. While BLANK is a logical zero, the R0–R7, G0–G7, R0–R7 and REF WHITE pixel and control inputs are ignored. SYNC Composite sync control input (TTL compatible). A logical zero on the SYNC input switches off a 40 IRE current source on the ISYNC output. SYNC does not override any other control or data input; therefore, it should only be asserted during the blanking interval. SYNC is latched on the rising edge of CLOCK. CLOCK Clock input (TTL compatible). The rising edge of CLOCK latches the R0–R7, G0–G7, B0–B7, SYNC, BLANK and REF WHITE pixel and control inputs. It is typically the pixel clock rate of the video system. CLOCK should be driven by a dedicated TTL buffer. REF WHITE Reference white control input (TTL compatible). A logical one on this input forces the IOR, IOG and IOB outputs to the white level, regardless of the pixel input data (R0–R7, G0–G7 and B0–B7). REF WHITE is latched on the rising edge of clock. R0–R7, Red, green and blue pixel data inputs (TTL compatible). Pixel data is latched on the rising edge of CLOCK. G0–G7, R0, G0 and B0 are the least significant data bits. Unused pixel data inputs should be connected to either the B0–B7 regular PCB power or ground plane. IOR, IOG, IOB Red, green, and blue current outputs. These high impedance current sources are capable of directly driving a doubly terminated 75 Ω coaxial cable. All three current outputs should have similar output loads whether or not they are all being used. ISYNC Sync current output. This high impedance current source can be directly connected to the IOG output. This allows sync information to be encoded onto the green channel. ISYNC does not output any current while SYNC is at logical zero. The amount of current output at ISYNC while SYNC is at logical one is given by: ISYNC (mA) = 3,455 × V REF (V)/ RSET ( Ω) If sync information is not required on the green channel, ISYNC should be connected to AGND. FS ADJUST Full-scale adjust control. A resistor (RSET) connected between this pin and GND, controls the magnitude of the full-scale video signal. Note that the IRE relationships are maintained, regardless of the full-scale output current. The relationship between RSET and the full-scale output current on IOG (assuming ISYNC is connected to IOG) is given by: RSET ( Ω) = 12,082 × V REF (V)/IOG (mA) The relationship between RSET and the full-scale output current on IOR and IOB is given by: IOR, IOB (mA) = 8,628 × V REF (V)/ RSET ( Ω) COMP Compensation pin. This is a compensation pin for the internal reference amplifier. A 0.1 µF ceramic capaci- tor must be connected between COMP and VAA. VREF Voltage reference input. An external 1.2 V voltage reference must be connected to this pin. The use of an ex- ternal resistor divider network is not recommended. A 0.1 µF decoupling ceramic capacitor should be con- nected between VREF and VAA. VAA Analog power supply (5 V ± 5%). All V AA pins on the ADV7120 must be connected. GND Ground. All GND pins must be connected. |
类似零件编号 - ADV7120KP50 |
|
类似说明 - ADV7120KP50 |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |