数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

AD73322LYR 数据表(PDF) 8 Page - Analog Devices

部件名 AD73322LYR
功能描述  Low Cost, Low Power CMOS General-Purpose Dual Analog Front End
Download  40 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  AD [Analog Devices]
网页  http://www.analog.com
标志 AD - Analog Devices

AD73322LYR 数据表(HTML) 8 Page - Analog Devices

Back Button AD73322LYR Datasheet HTML 4Page - Analog Devices AD73322LYR Datasheet HTML 5Page - Analog Devices AD73322LYR Datasheet HTML 6Page - Analog Devices AD73322LYR Datasheet HTML 7Page - Analog Devices AD73322LYR Datasheet HTML 8Page - Analog Devices AD73322LYR Datasheet HTML 9Page - Analog Devices AD73322LYR Datasheet HTML 10Page - Analog Devices AD73322LYR Datasheet HTML 11Page - Analog Devices AD73322LYR Datasheet HTML 12Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 40 page
background image
REV. 0
AD73322L
–8–
PIN FUNCTION DESCRIPTIONS
Mnemonic
Function
VINP1
Analog Input to the inverting input amplifier on Channel 1’s positive input.
VFBP1
Feedback Connection from the output of the inverting amplifier on Channel 1’s positive input. When the input
amplifiers are bypassed, this pin allows direct access to the positive input of Channel 1’s sigma-delta modulator.
VINN1
Analog Input to the inverting input amplifier on Channel 1’s negative input.
VFBN1
Feedback connection from the output of the inverting amplifier on Channel 1’s negative input. When the input
amplifiers are bypassed, this pin allows direct access to the negative input of Channel 1’s sigma-delta modulator.
REFOUT
Buffered Reference Output, which has a nominal value of 1.2 V or 2.4 V, the value being dependent on the status
of Bit 5VEN (CRC:7). As the reference is common to the two codec units, the reference value is set by the wired
OR of the CRC:7 bits in Control Register C of each channel.
REFCAP
A bypass capacitor to AGND2 of 0.1
µF is required for the on-chip reference. The capacitor should be fixed to
this pin.
AVDD2
Analog Power Supply Connection.
AGND2
Analog Ground/Substrate Connection2.
DGND
Digital Ground/Substrate Connection.
DVDD
Digital Power Supply Connection.
RESET
Active Low Reset Signal. This input resets the entire chip, resetting the control registers and clearing the digital
circuitry.
SCLK
Serial Clock Output whose rate determines the serial transfer rate to/from the codec. It is used to clock data or
control information to and from the serial port (SPORT). The frequency of SCLK is equal to the frequency of the
master clock (MCLK) divided by an integer number—this integer number being the product of the external mas-
ter clock rate divider and the serial clock rate divider.
MCLK
Master Clock Input. MCLK is driven from an external clock signal.
SDO
Serial Data Output. Both data and control information may be output on this pin and are clocked on the positive
edge of SCLK. SDO is in three-state when no information is being transmitted and when SE is low.
SDOFS
Framing Signal Output for SDO Serial Transfers. The frame sync is one bit wide and is active one SCLK period
before the first bit (MSB) of each output word. SDOFS is referenced to the positive edge of SCLK. SDOFS is in
three-state when SE is low.
SDIFS
Framing Signal Input for SDI Serial Transfers. The frame sync is one bit wide and is valid one SCLK period
before the first bit (MSB) of each input word. SDIFS is sampled on the negative edge of SCLK and is ignored
when SE is low.
SDI
Serial Data Input. Both data and control information may be input on this pin and are clocked on the negative
edge of SCLK. SDI is ignored when SE is low.
SE
SPORT Enable. Asynchronous input enable pin for the SPORT. When SE is set low by the DSP, the output
pins of the SPORT are three-stated and the input pins are ignored. SCLK is also disabled internally in order to
decrease power dissipation. When SE is brought high, the control and data registers of the SPORT are at their
original values (before SE was brought low); however, the timing counters and other internal registers are at
their reset values.
AGND1
Analog Ground/Substrate Connection.
AVDD1
Analog Power Supply Connection.
VOUTP2
Analog Output from the Positive Terminal of Output Channel 2.
VOUTN2
Analog Output from the Negative Terminal of Output Channel 2.
VOUTP1
Analog Output from the Positive Terminal of Output Channel 1.
VOUTN1
Analog Output from the Negative Terminal of Output Channel 1.
VINP2
Analog Input to the inverting input amplifier on Channel 2’s positive input.
VFBP2
Feedback connection from the output of the inverting amplifier on Channel 2’s positive input. When the input
amplifiers are bypassed, this pin allows direct access to the positive input of Channel 2’s sigma-delta modulator.
VINN2
Analog Input to the inverting input amplifier on Channel 2’s negative input.
VFBN2
Feedback connection from the output of the inverting amplifier on Channel 2’s negative input. When the input
amplifiers are bypassed, this pin allows direct access to the negative input of Channel 2’s sigma-delta modulator.


类似零件编号 - AD73322LYR

制造商部件名数据表功能描述
logo
Analog Devices
AD73322LYR AD-AD73322LYR Datasheet
767Kb / 49P
   Low Cost, Low Power CMOS General-Purpose Dual Analog Front
AD73322LYR-REEL AD-AD73322LYR-REEL Datasheet
767Kb / 49P
   Low Cost, Low Power CMOS General-Purpose Dual Analog Front
AD73322LYR-REEL7 AD-AD73322LYR-REEL7 Datasheet
767Kb / 49P
   Low Cost, Low Power CMOS General-Purpose Dual Analog Front
AD73322LYRU AD-AD73322LYRU Datasheet
767Kb / 49P
   Low Cost, Low Power CMOS General-Purpose Dual Analog Front
AD73322LYRU-REEL AD-AD73322LYRU-REEL Datasheet
767Kb / 49P
   Low Cost, Low Power CMOS General-Purpose Dual Analog Front
More results

类似说明 - AD73322LYR

制造商部件名数据表功能描述
logo
Analog Devices
AD73322ARZ AD-AD73322ARZ Datasheet
389Kb / 43P
   Low Cost, Low Power CMOS General-Purpose Dual Analog Front End
REV. B
AD73322 AD-AD73322_15 Datasheet
389Kb / 43P
   Low Cost, Low Power CMOS General-Purpose Dual Analog Front End
REV. B
AD73322 AD-AD73322 Datasheet
386Kb / 43P
   Low Cost, Low Power CMOS General-Purpose Dual Analog Front End
REV. B
AD73322L AD-AD73322L_15 Datasheet
1Mb / 48P
   Low Cost, Low Power CMOS General-Purpose Dual Analog Front End
REV. A
AD73311LARUZ AD-AD73311LARUZ Datasheet
357Kb / 36P
   Low Cost, Low Power CMOS General Purpose Analog Front End
REV. A
AD73311 AD-AD73311_15 Datasheet
340Kb / 36P
   Low Cost, Low Power CMOS General Purpose Analog Front End
REV. B
AD73311L AD-AD73311L_15 Datasheet
381Kb / 36P
   Low Cost, Low Power CMOS General Purpose Analog Front End
REV. A
AD73311L AD-AD73311L Datasheet
382Kb / 36P
   Low Cost, Low Power CMOS General Purpose Analog Front End
REV. A
AD73311ARZ-REEL AD-AD73311ARZ-REEL Datasheet
340Kb / 36P
   Low Cost, Low Power CMOS General Purpose Analog Front End
REV. B
AD73311LARUZ-RL7 AD-AD73311LARUZ-RL7 Datasheet
340Kb / 36P
   Low Cost, Low Power CMOS General Purpose Analog Front End
REV. B
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com