数据搜索系统,热门电子元器件搜索 |
|
CS495303-CVZR 数据表(PDF) 7 Page - Cirrus Logic |
|
CS495303-CVZR 数据表(HTML) 7 Page - Cirrus Logic |
7 / 36 page CS4953xx Data Sheet 32-bit Audio Decoder DSP Family DS705PP6 Copyright 2009 Cirrus Logic 7 4. Hardware Functional Description 4.1 Coyote 32-bit DSP Core The CS4953xx is a dual-core DSP with separate X and Y data and P code memory spaces. Each core is a high-performance, 32-bit, user-programmable, fixed-point DSP that is capable of performing two multiply accumulate (MAC) operations per clock cycle. Each core has eight 72-bit accumulators, four X- and four Y-data registers, and 12 index registers. Both DSP cores are coupled to a flexible DMA engine. The DMA engine can move data between peripherals such as the digital audio input (DAI) and digital audio output (DAO), external memory, or any DSP core memory, all without the intervention of the DSP. The DMA engine offloads data move instructions from the DSP core, leaving more MIPS available for signal processing instructions. CS4953xx functionality is controlled by application codes that are stored in on-board ROM or downloaded to the CS4953xx from a host mcu or external FLASH/EEPROM. Users can choose to use standard audio decoder and post-processor modules which are available from Cirrus Logic. The CS4953xx is suitable for Audio Decoder, Audio Post-processor, Audio Encoder, DVD Audio/Video Player, and Digital Broadcast Decoder applications. 4.1.1 DSP Memory Each DSP core has its own on-chip data and program RAM and ROM and does not require external memory for any of today’s popular audio algorithms including Dolby Digital Surround EX, AAC Multichannel, DTS-ES 96/24, and THX Ultra2. The memory maps for the DSPs are as follows. All memory sizes are composed of 32-bit words. 4.1.2 DMA Controller The powerful 12-channel DMA controller can move data between 8 on-chip resources. Each resource has its own arbiter: X, Y, and P RAM/ROMs on DSP A; X, Y, and P RAM/ROMs on DSP B; external memory; and the peripheral bus. Modulo and linear addressing modes are supported, with flexible start address and increment controls. The service interval for each DMA channel as well as up to 6 interrupt events, is programmable. Table 3. CS49530x DSP Memory Sizes Memory Type DSP A DSP B X 16k SRAM, 16k ROM 10k SRAM, 8k ROM Y 16k SRAM, 32k ROM 16k SRAM, 16k ROM P 8k SRAM, 32k ROM 8k SRAM, 24k ROM Table 4. CS49531x DSP Memory Sizes Memory Type DSP A DSP B X 16k SRAM, 16k ROM 10k SRAM, 8k ROM Y 24k SRAM, 32k ROM 16k SRAM, 16k ROM P 8k SRAM, 32k ROM 8k SRAM, 24k ROM |
类似零件编号 - CS495303-CVZR |
|
类似说明 - CS495303-CVZR |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |