数据搜索系统,热门电子元器件搜索 |
|
ADE5166 数据表(PDF) 10 Page - Analog Devices |
|
ADE5166 数据表(HTML) 10 Page - Analog Devices |
10 / 148 page ADE5166/ADE5169 Rev. 0 | Page 10 of 148 Table 7. SPI Master Mode Timing (SPICPHA = 1) Parameters Parameter Description Min Typ Max Unit tSL SCLK low pulse width 2SPIR × tCORE1 ns tSH SCLK high pulse width 2SPIR × tCORE1 ns tDAV Data output valid after SCLK edge 3 × tCORE1 ns tDSU Data input setup time before SCLK edge 0 ns tDHD Data input hold time after SCLK edge tCORE1 ns tDF Data output fall time 19 ns tDR Data output rise time 19 ns tSR SCLK rise time 19 ns tSF SCLK fall time 19 ns 1 tCORE depends on the clock divider or CD[2:0] bits of the POWCON SFR, Address 0xC5 (see Table 25); tCORE = 2CD/4.096 MHz. SCLK (SPICPOL = 0) tDSU SCLK (SPICPOL = 1) MOSI MISO MSB LSB LSB IN BITS [6:1] BITS [6:1] tDHD tDR tDAV tDF tSH tSL tSR tSF MSB IN Figure 4. SPI Master Mode Timing (SPICPHA = 1) |
类似零件编号 - ADE5166 |
|
类似说明 - ADE5166 |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |