数据搜索系统,热门电子元器件搜索 |
|
AD5821A 数据表(PDF) 4 Page - Analog Devices |
|
AD5821A 数据表(HTML) 4 Page - Analog Devices |
4 / 16 page AD5821A Rev. 0 | Page 4 of 16 AC SPECIFICATIONS VDD = 2.7 V to 5.5 V, AGND = DGND = 0 V, RL = 25 Ω connected to VDD, unless otherwise noted. Table 2. B Version1, 2 Parameter Min Typ Max Unit Test Conditions/Comments Output Current Settling Time 250 μs VDD = 3.6 V, RL = 25 Ω, LL = 680 μH, ¼ scale to ¾ scale change (0x100 to 0x300) Slew Rate 0.3 mA/μs Major Code Change Glitch Impulse 0.15 nA-sec 1 LSB change around major carry Digital Feedthrough3 0.06 nA-sec 1 Temperature range for the B version is −40°C to +85°C. 2 Guaranteed by design and characterization; not production tested. 3 See the Terminology section. TIMING SPECIFICATIONS VDD = 2.7 V to 3.6 V. All specifications TMIN to TMAX, unless otherwise noted. Table 3. B Version Parameter1 Limit at TMIN, TMAX Unit Description fSCL 400 kHz max SCL clock frequency t1 2.5 μs min SCL cycle time t2 0.6 μs min tHIGH, SCL high time t3 1.3 μs min tLOW, SCL low time t4 0.6 μs min tHD, STA, start/repeated start condition hold time t5 100 ns min tSU, DAT, data setup time t62 0.9 μs max tHD, DAT, data hold time 0 μs min t7 0.6 μs min tSU, STA, setup time for repeated start t8 0.6 μs min tSU, STO, stop condition setup time t9 1.3 μs min tBUF, bus free time between a stop condition and a start condition t10 300 ns max tR, rise time of both SCL and SDA when receiving 0 ns min Can be CMOS driven t11 250 ns max tF, fall time of SDA when receiving 300 ns max tF, fall time of both SCL and SDA when transmitting 20 + 0.1 CB3 ns min CB 400 pF max Capacitive load for each bus line 1 Guaranteed by design and characterization; not production tested. 2 A master device must provide a hold time of at least 300 ns for the SDA signal (referred to the VINHMINof the SCL signal) to bridge the undefined region of the SCL falling edge. 3 CB is the total capacitance of one bus line in pF. tR and tF are measured between 0.3 VDD and 0.7 VDD. Timing Diagram SDA t9 SCL t3 t10 t11 t4 t4 t6 t2 t5 t7 t1 t8 START CONDITION REPEATED START CONDITION STOP CONDITION Figure 2. 2-Wire Serial Interface Timing Diagram |
类似零件编号 - AD5821A |
|
类似说明 - AD5821A |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |