数据搜索系统,热门电子元器件搜索
  Chinese  ▼
ALLDATASHEETCN.COM

X  

SN74BCT8245ADWR 数据表(PDF) 6 Page - Texas Instruments

Click here to check the latest version.
部件名 SN74BCT8245ADWR
功能描述  SCAN TEST DEVICES WITH OCTAL BUS TRANSCEIVERS
Download  29 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
制造商  TI [Texas Instruments]
网页  http://www.ti.com
标志 TI - Texas Instruments

SN74BCT8245ADWR 数据表(HTML) 6 Page - Texas Instruments

Back Button SN74BCT8245ADWR Datasheet HTML 2Page - Texas Instruments SN74BCT8245ADWR Datasheet HTML 3Page - Texas Instruments SN74BCT8245ADWR Datasheet HTML 4Page - Texas Instruments SN74BCT8245ADWR Datasheet HTML 5Page - Texas Instruments SN74BCT8245ADWR Datasheet HTML 6Page - Texas Instruments SN74BCT8245ADWR Datasheet HTML 7Page - Texas Instruments SN74BCT8245ADWR Datasheet HTML 8Page - Texas Instruments SN74BCT8245ADWR Datasheet HTML 9Page - Texas Instruments SN74BCT8245ADWR Datasheet HTML 10Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 29 page
background image
SN54BCT8245A, SN74BCT8245A
SCAN TEST DEVICES
WITH OCTAL BUS TRANSCEIVERS
SCBS043E – MAY 1990 – REVISED JULY 1996
6
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
state diagram description
The TAP controller is a synchronous finite state machine that provides test control signals throughout the device.
The state diagram shown in Figure 1 is in accordance with IEEE Standard 1149.1-1990. The TAP controller
proceeds through its states based on the level of TMS at the rising edge of TCK.
As shown, the TAP controller consists of 16 states. There are six stable states (indicated by a looping arrow in
the state diagram) and ten unstable states. A stable state is a state the TAP controller can retain for consecutive
TCK cycles. Any state that does not meet this criterion is an unstable state.
There are two main paths through the state diagram: one to access and control the selected data register and
one to access and control the instruction register. Only one register can be accessed at a time.
Test-Logic-Reset
The device powers up in the Test-Logic-Reset state. In the stable Test-Logic-Reset state, the test logic is reset
and is disabled so that the normal logic function of the device is performed. The instruction register is reset to
an opcode that selects the optional IDCODE instruction, if supported, or the BYPASS instruction. Certain data
registers also can be reset to their power-up values.
The state machine is constructed such that the TAP controller returns to the Test-Logic-Reset state in no more
than five TCK cycles if TMS is left high. The TMS pin has an internal pullup resistor that forces it high if left
unconnected or if a board defect causes it to be open circuited.
For the ’BCT8245A, the instruction register is reset to the binary value 11111111, which selects the BYPASS
instruction. The boundary-control register is reset to the binary value 10, which selects the PSA test operation.
Run-Test/Idle
The TAP controller must pass through the Run-Test/Idle state (from Test-Logic-Reset) before executing any test
operations. The Run-Test/Idle state also can be entered following data-register or instruction-register scans.
Run-Test/Idle is a stable state in which the test logic may be actively running a test or may be idle.
The test operations selected by the boundary-control register are performed while the TAP controller is in the
Run-Test/Idle state.
Select-DR-Scan, Select-lR-Scan
No specific function is performed in the Select-DR-Scan and Select-lR-Scan states, and the TAP controller exits
either of these states on the next TCK cycle. These states allow the selection of either data-register scan or
instruction-register scan.
Capture-DR
When a data-register scan is selected, the TAP controller must pass through the Capture-DR state. In the
Capture-DR state, the selected-data register may capture a data value as specified by the current instruction.
Such capture operations occur on the rising edge of TCK, upon which the TAP controller exits the Capture-DR
state.
Shift-DR
Upon entry to the Shift-DR state, the data register is placed in the scan path between TDI and TDO, and on the
first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO enables to the logic
level present in the least-significant bit of the selected data register.
While in the stable Shift-DR state, data is serially shifted through the selected data register on each TCK cycle.
The first shift occurs on the first rising edge of TCK after entry to the Shift-DR state (i.e., no shifting occurs during
the TCK cycle in which the TAP controller changes from Capture-DR to Shift-DR or from Exit2-DR to Shift-DR).
The last shift occurs on the rising edge of TCK, upon which the TAP controller exits the Shift-DR state.


类似零件编号 - SN74BCT8245ADWR

制造商部件名数据表功能描述
logo
Texas Instruments
SN74BCT8245ADWR TI-SN74BCT8245ADWR Datasheet
309Kb / 22P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL BUS TRANSCEIVERS
SN74BCT8245ADWR TI-SN74BCT8245ADWR Datasheet
1,011Kb / 29P
[Old version datasheet]   WITH OCTAL BUS TRANSCEIVERS
SN74BCT8245ADWRE4 TI-SN74BCT8245ADWRE4 Datasheet
309Kb / 22P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL BUS TRANSCEIVERS
More results

类似说明 - SN74BCT8245ADWR

制造商部件名数据表功能描述
logo
Texas Instruments
SN54ABT8245 TI-SN54ABT8245_07 Datasheet
635Kb / 30P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL BUS TRANSCEIVERS
SN54BCT8245A TI-SN54BCT8245A Datasheet
309Kb / 22P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL BUS TRANSCEIVERS
SN54ABT8245 TI-SN54ABT8245_08 Datasheet
665Kb / 30P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL BUS TRANSCEIVERS
SN54ABT8245 TI-SN54ABT8245 Datasheet
364Kb / 25P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL BUS TRANSCEIVERS
SN54ABT8245 TI-SN54ABT8245_06 Datasheet
483Kb / 28P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL BUS TRANSCEIVERS
SN54ABT8952 TI-SN54ABT8952_07 Datasheet
529Kb / 29P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL REGISTERED BUS TRANSCEIVERS
SN54ABT8952 TI-SN54ABT8952 Datasheet
365Kb / 24P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL REGISTERED BUS TRANSCEIVERS
SN54ABT8543 TI-SN54ABT8543 Datasheet
357Kb / 25P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL REGISTERED BUS TRANSCEIVERS
SN54ABT8543 TI1-SN54ABT8543_15 Datasheet
537Kb / 31P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL REGISTERED BUS TRANSCEIVERS
SN54ABT8646 TI-SN54ABT8646 Datasheet
537Kb / 32P
[Old version datasheet]   SCAN TEST DEVICES WITH OCTAL BUS TRANSCEIVERS AND RESISTERS
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29


数据表 下载

Go To PDF Page


链接网址




隐私政策
ALLDATASHEETCN.COM
ALLDATASHEET是否为您带来帮助?  [ DONATE ] 

关于 Alldatasheet   |   广告服务   |   联系我们   |   隐私政策   |   链接交换   |   制造商名单
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com