数据搜索系统,热门电子元器件搜索 |
|
TSC2006 数据表(PDF) 6 Page - Texas Instruments |
|
|
TSC2006 数据表(HTML) 6 Page - Texas Instruments |
6 / 46 page www.ti.com TIMING INFORMATION BIT0 t DIS(CSR-SDOZ) t H(SDI-SCLKR) NOTE: CPOL=0,CPHA=0,Byte0cyclerequires24SCLKs,andByte1cyclerequireseightSCLKs. t H(SCLKF-SDOVALID) t SU(SDI-SCLKR) t D(CSF-SDOVALID) t SU(SCLKF-CSR) t WH(CS) t C(SCLK) t SU(CSF-SCLK1R) t F t R t WL(SCLK) t WH(SCLK) BIT1 MSBIN MSBOUT CS SS ( ) SCLK SDO(MISO) SDI(MOSI) BIT0 BIT1 TIMING REQUIREMENTS (1) TSC2006 SBAS415A – JUNE 2007 – REVISED NOVEMBER 2007 The TSC2006 supports SPI programming in mode CPOL = 0 and CPHA = 0. The falling edge of SCLK is used to change output (MISO) data and the rising edge is used to latch input (MOSI) data. Eight SCLKs are required to complete the Byte 1 command cycle, and 24 SCLKs are required for the Byte 0 command cycle. CS can stay low during the entire 24 SCLKs of a Byte 0 command cycle, or multiple mixed cycles of reading and writing of bytes and register accesses, as long as the corresponding addresses are supplied. Figure 1. Detailed I/O Timing All specifications typical at –40 °C to +85°C, SNSVDD = I/OVDD = 1.6V, unless otherwise noted. PARAMETER TEST CONDITIONS MIN MAX UNIT SNSVDD ≥ 1.6V 10 µs tWL(RESET) (2) Reset low time 1.2V ≤ SNSVDD < 1.6V 13 µs SNSVDD = I/OVDD ≥ 2.7V and ≤ 3.6V, 40 ns 40% to 60% duty cycle SNSVDD = I/OVDD ≥ 1.6V and < 2.7V, tC(SCLK) SPI serial clock cycle time 100 ns 40% to 60% duty cycle SNSVDD = I/OVDD = 1.2V 182 ns 40% to 60% duty cycle SNSVDD = I/OVDD ≥ 2.7V and ≤ 3.6V, 25 MHz 10pF load fSCLK SPI serial clock frequency SNSVDD = I/OVDD ≥ 1.6V and < 2.7V, 10 MHz 10pF load SNSVDD = I/OVDD = 1.2V, 10pF load 5.5 MHz tWH(SCLK) SPI serial clock high time 0.4 × t C(SCLK) 0.6 × t C(SCLK) ns tWL(SCLK) SPI serial clock low time 0.4 × t C(SCLK) 0.6 × t C(SCLK) ns tSU(CSF-SCLK1R) Enable lead time 30 ns tD(CSF-SDOVALID) Slave access time 15 ns tH(SCLKF-SDOVALID) MISO data hold time 6 13 ns tWH(CS) Sequential transfer delay 15 ns tSU(SDI-SCLKR) MOSI data setup time 4 ns tH(SDI-SCLKR) MOSI data hold time 4 ns tDIS(CSR-SDOZ) Slave MISO disable time 15 ns tSU(SCLKF-CSR) Enable lag time 30 ns tR Rise time SNSVDD = I/OVDD = 3V, fSCLK = 25MHz 3 ns tF Fall time SNSVDD = I/OVDD = 3V, fSCLK = 25MHz 3 ns (1) All input signals are specified with tR = tF = 5ns (10% to 90% of I/OVDD) and timed from a voltage level of (VIL + VIH)/2. (2) Refer to Figure 34. 6 Submit Documentation Feedback Copyright © 2007, Texas Instruments Incorporated Product Folder Link(s): TSC2006 |
类似零件编号 - TSC2006 |
|
类似说明 - TSC2006 |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |