数据搜索系统,热门电子元器件搜索 |
|
ISL5961IA 数据表(PDF) 11 Page - Intersil Corporation |
|
ISL5961IA 数据表(HTML) 11 Page - Intersil Corporation |
11 / 13 page 11 Propagation Delay The converter requires two clock rising edges for data to be represented at the output. Each rising edge of the clock captures the present data word and outputs the previous data. The propagation delay is therefore 1/CLK, plus <2ns of processing. See Figure 15. Test Service Intersil offers customer-specific testing of converters with a service called Testdrive. To submit a request, fill out the Testdrive form. The form can be found by doing an ‘entire site search’ at www.intersil.com on the words ‘DAC Testdrive’. Or, send a request to the technical support center. PIN 21 PIN 22 RDIFF ISL5961 RLOAD FIGURE 13. OUTPUT LOADING FOR DATASHEET MEASUREMENTS IOUTB IOUTA VOUT = (2 x IOUTA x REQ)V LOAD SEEN BY THE TRANSFORMER RLOAD REPRESENTS THE 1:1 REQ = 0.5 x (RLOAD // RDIFF) AT EACH OUTPUT FIGURE 14. ALTERNATIVE OUTPUT LOADING PIN 21 PIN 22 ISL5961 IOUTB IOUTA VOUT = (2 x IOUTA x REQ)V REQ = 0.5 x (RLOAD // RDIFF// RA), WHERE RA=RB AT EACH OUTPUT RLOAD RDIFF RA RB LOAD SEEN BY THE TRANSFORMER RLOAD REPRESENTS THE Timing Diagram FIGURE 15. PROPAGATION DELAY, SETUP TIME, HOLD TIME AND MINIMUM PULSE WIDTH DIAGRAM CLK IOUT 50% tPW1 tPW2 tSU tHLD tSU tSU tPD tHLD tHLD D13-D0 W0 W1 W2 W3 OUTPUT=W0 OUTPUT=W1 tPD OUTPUT=W-1 ISL5961 |
类似零件编号 - ISL5961IA |
|
类似说明 - ISL5961IA |
|
|
链接网址 |
隐私政策 |
ALLDATASHEETCN.COM |
ALLDATASHEET是否为您带来帮助? [ DONATE ] |
关于 Alldatasheet | 广告服务 | 联系我们 | 隐私政策 | 链接交换 | 制造商名单 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |